### **JAIST Repository**

https://dspace.jaist.ac.jp/

| Title        | 容量-周波数-温度マッピングによるワイドキャップ金<br>属-絶縁体-半導体デバイスの解析手法 |
|--------------|-------------------------------------------------|
| Author(s)    | Shih, Hong-An                                   |
| Citation     |                                                 |
| Issue Date   | 2014-09                                         |
| Туре         | Thesis or Dissertation                          |
| Text version | ETD                                             |
| URL          | http://hdl.handle.net/10119/12308               |
| Rights       |                                                 |
| Description  | Supervisor:鈴木 寿一                                |



Japan Advanced Institute of Science and Technology

Characterization method for wide-gap metal-insulator-semiconductor devices by using capacitance-frequency-temperature mapping

### Hong-An SHIH

Japan Advanced Institute of Science and Technology

### DOCTORAL DISSERTATION

### Characterization method for wide-gap metal-insulator-semiconductor devices by using capacitance-frequency-temperature mapping

by Hong-An SHIH

submitted to Japan Advanced Institute of Science and Technology in partial fulfilment of the requirements for degree of Doctor of Philosophy

Supervisor: Prof. Toshi-kazu SUZUKI, Ph.D. School of Materials Science Japan Advanced Institute of Science and Technology

September 2014

## Abstract

Wide-gap semiconductor GaN is anticipated for its potential to overcome the trade-off relation between speed and power in semiconductor devices. In particular, GaN-based metal-insulator-semiconductor heterojunction field-effect transistors (MIS-HFETs) have been investigated extensively owing to the merits of gate leakage reduction and passivation to suppress the current collapse. For both gate-insulator or passivation applications, controlling insulator-semiconductor interfaces is critical for device performances. Therefore, it is important to characterize and analyze the interface states. In fact, we observe frequency dispersion in C-V characteristics of MIS devices, attributed to electron trapping/detrapping at interface mid-gap states leading to gate-control impediment. Such mid-gap states in GaN-based devices have been characterized and analyzed by conductance method, Terman method, photo-assisted C-V method, and deep level transient spectroscopy. Although the conductance method is widely used, there are difficulties in the analysis of deep interface states with long trapping time constants in MIS devices based on wide-bandgap materials like GaN. Also, the analysis results obtained from the conductance method is affected by the assumed value of the insulator capacitance.

In this work, we proposed and developed a method using capacitance-frequencytemperature (C - f - T) mapping obtained from the temperature-dependent C - V - f characteristics for GaN-based MIS devices, based on the Lehovec equivalent circuit. From constant-capacitance contours, exhibiting a straight line behavior in the mapping, an activation energy  $E_{\rm a}$  corresponding to an interface state energy level can be extracted for a wide range of gate biases without assuming any parameter. The gate bias dependence of the activation energies leads to many insights into the MIS devices. The effectiveness of the method is exemplified by application to AlN/AlGaN/GaN MIS devices. Through characterizing the activation energies modulated by the gate biases, we can obtain the gate-control efficiency of the MIS devices, i.e., the ratio of the bandbending change in the semiconductor to the total gate voltage change. Even though the Lehovec equivalent circuit is based on an AC small-signal model, we find that its DC limit, described by the insulator capacitance, the semiconductor capacitance, and the interface state density, gives the gate-control efficiency. Therefore, we can evaluate the interface state density from the experimentally obtained gate-control efficiency, using the values of insulator and semiconductor capacitances. From the activation energies corresponding to a wide range of gate biases, we can obtain the gate-control efficiency and the interface state density corresponding to deep interface states in comparison with the conductance method. Moreover, it is shown that the gate-control efficiency and the interface state density have correlations with the linear-region intrinsic transconductance. In addition, we give characterization of the AlN-AlGaN interfaces by using X-ray photoelectron spectroscopy, in relation with the results of the analysis.

In summary, we have proposed and developed the C-f-T mapping method, a characterization method for wide-gap MIS devices. The method gives activation energies of electron trapping for a much extended range of gate biases, compared to the conventional conductance method. The effectiveness of the method is exemplified by applications to the AlN/AlGaN/GaN MIS devices, with evaluation of the gate-control efficiency, the interface state density, related to the intrinsic transconductance. The C-f-T mapping method provides the insights of deep interface states, being useful in the characterization of wide-gap MIS devices.

**Keywords:** wide-gap MIS devices, C-V characteristics, frequency dispersion, C-f-T mapping, interface states, AlGaN/GaN

# Contents

| A            | bstra                                   | ct                                                                                                                                                                                           | i                                                          |
|--------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| C            | onter                                   | nts                                                                                                                                                                                          | iii                                                        |
| 1            | <b>Intr</b><br>1.1<br>1.2<br>1.3<br>1.4 | coduction         Compound semiconductors and their applications         GaN-based semiconductors and related devices         Purpose of this study         Organization of the dissertation | <b>1</b><br>1<br>4<br>10<br>11                             |
| 2            | <b>Prin</b><br><b>tem</b><br>2.1<br>2.2 | nciple of characterization method using capacitance-frequency-perature $(C-f-T)$ mappingConventional conductance method                                                                      | <b>13</b><br>13<br>17                                      |
| 3            | App<br>vice<br>3.1<br>3.2<br>3.3<br>3.4 | blication of $C$ - $f$ - $T$ mapping method to AlN/AlGaN/GaN MIS de-<br>s<br>Device fabrication                                                                                              | <b>19</b><br>19<br>33<br>35<br>41<br>49<br>53<br>57        |
| 4            | Con<br>4.1<br>4.2                       | 3.4.3       Relations with A-ray photoelectron spectroscopy analysis         aclusion and future perspective         Conclusion         Future perspective                                   | <ul> <li>57</li> <li>61</li> <li>61</li> <li>62</li> </ul> |
| $\mathbf{A}$ | ppen                                    | dix A Algorithm of obtaining contours in $C$ - $f$ - $T$ mapping                                                                                                                             | 63                                                         |
| Bi           | bliog                                   | çraphy                                                                                                                                                                                       | 67                                                         |
| Li           | st of                                   | publications                                                                                                                                                                                 | 75                                                         |

 $\mathbf{79}$ 

# Chapter 1 Introduction

### **1.1** Compound semiconductors and their applications

While silicon still dominates digital integration circuit applications, compound semiconductors are playing increasingly important roles in a number of cutting-edge wirelesscommunication and power-switching applications. For high-speed wireless-communication applications, the demand for exchange of high-quality contents is escalating through various forms of communication devices including cell phone, television, and satellite communications. The type of semiconductor material employed also depends on the speed and power requirements of each application. As shown in Fig. 1.1, cell phones in the mobile communication require a moderate frequency  $\sim 1$  GHz and a low output power  $\sim 1$  W, while a  $\sim 100$  W capability is necessary for base stations [1]. For satellite broadcasting, even higher frequency and output power are required. In the present time, Si-LDMOSFET (laterally diffused metal-oxide-semiconductor field-effect transistor) [2], GaAs-HBT (heterojunction bipolar transistor) [3], GaAs-HFET (heterojunction FET) [4], InP-HFET [5], and vacuum tube are employed for these applications according to the speed and power requirements. Realization of high-speed and high-power devices that function at frequency range from a few GHz to 100 GHz is a milestone for the future wireless communication system [6]. For power-switching applications shown in Fig. 1.2 [7], the frequency range is downscaled by  $10^5$  orders while the power range is upscaled by the similar orders, compared to those of the wireless-communication applications. The main role of the semiconductor devices in these applications is to handle the actual power consumed during operation. Hence the capability to handle a large power is a criterion. Depending on application, a moderate switching speed is sometimes required. Si-based materials have been employed for such device purposes. However, owing to the physical limits of Si-based materials, the energy loss during operation is a major issue. It should be noted that there is a trade-off relation between speed and power for both applications.

To understand this trade-off relation, we shall look into the physical properties of semiconductors employed for electronic devices such as field-effect transistors (FETs). First, as an indicator of the device speed, current-gain cut-off frequency  $f_{\rm T}$  is employed, which can be expressed as

$$f_{\rm T} \simeq \frac{1}{2\pi\tau_{\rm tr}} = \frac{v}{2\pi L_{\rm G}},\tag{1.1}$$



FIG. 1.1 Power and frequency in communication systems and related semiconductors [1].



FIG. 1.2 Power and frequency in power-switching systems and related semiconductors [7].

where  $\tau_{\rm tr}$  is the transition time, v is the carrier velocity, and  $L_{\rm G}$  is the gate length.  $f_{\rm T}$  is the cutoff frequency at which the current gain equals to 1. From Eq. 1.1, it is obvious that a high velocity and a short gate length increase  $f_{\rm T}$ . Up to present days, shrinkage of the gate length has led to continuous improvement of device performance. However, it is pushing the physical limit of Si systems. We have to look into the physical properties of other semiconductor materials with a high carrier velocity. Regarding the carrier velocity, mobility  $\mu$  at low electric field and saturation velocity  $v_{\rm sat}$  at high electric field should be taken into consideration. The mobility  $\mu$  is expressed as

$$\mu = \frac{q\tau}{m^*},\tag{1.2}$$

where q is the electron charge,  $m^*$  is the electron effective mass, and  $\tau$  is the momentum

relaxation time. On the other hand,  $v_{\text{sat}}$  is given by

$$v_{\rm sat} \sim \sqrt{\frac{\hbar\omega_{\rm op}}{m^*}},$$
 (1.3)

where  $\hbar\omega_{\rm op}$  is the optical phonon energy. This process is explained as below. By a given electric field, carriers are accelerated to gain a certain amount of energy. At a high field, when the energy of the carriers reaches  $\hbar\omega_{\rm op}$ , a phonon is emitted and the carrier velocity drops to zero. Repeating this process, the carrier velocity reaches the saturation velocity  $v_{\rm sat}$  under an electric field. The common part of Eq. 1.2 and Eq. 1.3 is that they both have  $m^*$  in the denominators. Therefore, a small  $m^*$  is advantageous for the increase of  $\mu$  and  $v_{\rm sat}$ . For the power-handling aspect of FETs, increasing the source-drain voltage is effective to obtain a high power. However, owing to the shrinkage of the gate length, the electric field under the gate becomes stronger leading to the limitation of the applicable voltage range, considering the breakdown field of semiconductors. Therefore, semiconductors with high breakdown field is advantageous for high-power applications. The breakdown fields of semiconductors usually follow the relation

$$E_{\rm B} \propto E_{\rm g}^{\alpha} \quad (\alpha \simeq 1\text{-}3),$$
 (1.4)

which is a monotone increasing function of the energy bandgap  $E_{\rm g}$  [8]. It is obvious that wide-gap semiconductor materials are advantageous for high-power applications. From the above discussion, we can conclude that small  $m^*$  and large  $E_{\rm g}$  are advantageous for high-speed and high-power applications, respectively. However, large  $E_{\rm g}$  materials with small lattice constants usually have large electron effective mass  $m_e^*$ , i.e.,

$$m_{\rm e}^* \propto E_{\rm g},$$
 (1.5)

unfavorable for the improvement of  $\mu$  and  $v_{\text{sat}}$ . For these reasons, a trade-off between speed and power exists in general cases [9]; it is considered difficult to satisfy the two simultaneously. To overcome the current limitations on speed and power set by Si or GaAs, we need materials that have a higher  $v_{\text{sat}}$  and a larger  $E_{\text{g}}$ . If we take a look again at Eq. 1.3, there is an optical phonon energy term in the numerator indicating that wide-gap semiconductors possessing a large  $\hbar\omega_{\text{op}}$  may be available for high-speed and high-power device applications. GaN holds such physical properties giving possibilities to overcome the trade-off relation between speed and power.

### 1.2 GaN-based semiconductors and related devices

Most of the compound semiconductor device technologies are restricted by crystalline growth quality; lattice-mismatch with substrates leads to crystalline defects in device layers, unfavorable for the device performance. One of the major obstacles for high-quality GaN growth is the lack of a suitable lattice-matched substrate. Low temperature growth of a buffer layer possessing 16 % lattice-mismatch with sapphire substrate was realized by MOVPE(metal organic vapor phase epitaxy) [13]. The maturity of this technology has now made the crystal growth quality of GaN, AlN, InN, or their alloys, to the production level. III-group nitride semiconductors are commonly in Wurtzite crystal structure and



FIG. 1.3 Relation of energy gap and lattice constant in III-V compound semiconductors [10,11].



FIG. 1.4 Relation of electron effective mass at  $\Gamma$  point and energy band gap.



FIG. 1.5 Band structure of Wurtzite GaN [12].

are of direct bandgap materials. In principle, optical device applications are available from infra-red to ultra-violet region covered by the bandgaps of InN and AlN between 0.75 eV to 6.2 eV. In reality, green or blue light emitting diodes by InGaN are becoming more common in our daily life.

Figure 1.3 shows the relation between energy bandgap  $E_{\rm g}$  and lattice constant a for III-V compound semiconductors. GaN has a small lattice constant with a large  $E_{\rm g} \sim 3.4$ eV leading to a very high breakdown field of  $3.3 \times 10^6$  V/cm, favorable for high-power applications. However, from the relation between energy bandgap and electron effective mass shown in Fig. 1.4, it also has a large electron effective mass, unfavorable for highspeed device operation. As described earlier, high channel carrier velocity, which can be achieved by a large optical phonon energy or a small electron effective mass, is necessary for high-speed operation of FET. Despite the large electron effective mass, GaN has a small lattice constant with strong atomic bond energy that leads to a large optical phonon energy  $\simeq 90$  meV. Also with a large valley-separation energy [12] shown in Fig. 1.5, GaN is anticipated to have a high saturation velocity. According to these properties, we obtain the electron transport properties of GaN by Monte Carlo simulation [14] as shown in Fig. 1.6. From the simulation result of the relation between electron drift velocity and electric field, it shows that GaN possesses  $\geq 2.5 \times 10^7$  cm/s for electron peak velocity and  $\geq 1.5 \times 10^7$  cm/s for electron saturation velocity, being an attractive material for electron transport. GaN possessing high saturation velocity and wide bandgap with high breakdown field, being attractive as the channel materials for high-speed and high-power electronic devices.

As a measure of suitability of a semiconductor material for high-speed and high-power transistor applications, we introduce two types of figure of merit (FoM) in the following. Based on the physical properties given in Tab. 1.1, we make comparison between some major semiconductors. In Fig. 1.7, we show the relation of  $f_{\rm T}$  and the breakdown voltage



FIG. 1.6 Relation of drift velocity and electric field obtained by Monte Carlo simulation.

 $V_{\rm B}$ , given by

$$f_{\rm T} V_{\rm B} \le \frac{E_{\rm B} v_{\rm sat}}{2\pi},\tag{1.6}$$

where the square of the right side of the equation is known as Johnson's figure of merit [9] determined by the intrinsic properties of the materials. It is obvious that GaN is much superior than Si and GaAs from the aspects of  $f_{\rm T}$  and  $V_{\rm B}$ . In Fig. 1.8, GaN-based HFET(HEMT) operated at frequency range  $\geq 10$  GHz and high-power output is expected to have wide applications such as power amplifiers for cellular base station, satellite communication, and automotive radar system [15–17].

| Mater. | Bandgap | Electron mobility             | Electron saturation    | Breakdown field     |
|--------|---------|-------------------------------|------------------------|---------------------|
|        | [eV]    | $[\mathrm{cm}^2/\mathrm{Vs}]$ | velocity $[\rm cm/s]$  | [V/cm]              |
| Si     | 1.12    | 1500                          | $1.0 \times 10^{7}$    | $3.0 \times 10^{5}$ |
| GaAs   | 1.42    | 8500                          | $2.0 \times 10^{7}$    | $4.0 \times 10^{5}$ |
| InAs   | 0.36    | 33000                         | $\sim 4.0 \times 10^7$ | $4.0 \times 10^4$   |
| SiC    | 3.33    | 900                           | $2.0 \times 10^{7}$    | $3.0 \times 10^{6}$ |
| GaN    | 3.39    | 1100                          | $2.7{	imes}10^7$       | $3.3{	imes}10^6$    |

Table 1.1 Physical properties of semiconductors [18, 19].

GaN-based III-V compound semiconductors also attract attentions as future power supply and switching devices. Such applications require moderate speed and higher power compared to those of wireless-communication applications. In Fig. 1.9, we show the relation of on-resistance  $R_{\rm on}$  and breakdown voltage  $V_{\rm B}$ , given by

$$\frac{V_{\rm B}^2}{R_{\rm on}} \le \frac{\epsilon \mu E_{\rm B}^3}{4},\tag{1.7}$$

where  $\epsilon \mu E_{\rm B}^3$  is known as Baliga's figure of merit [20] determined by the intrinsic properties



FIG. 1.7 Relation of  $f_{\rm T}$  and  $V_{\rm B}$  for several semiconductors.



FIG. 1.8 Power performance FOM(figure of merit) and applicable frequency range of device applications. By International Technology Roadmap for Semiconductors, 2005 Edition [15].

of the materials. Here, we can also see the advantageous GaN with relatively low  $R_{\rm on}$  at high  $V_{\rm B}$ , being valuable for power electronics applications. Power electronics like Sibased vertical type MOSFETs used in power supply of server or personal computers, and Si-IGBT(insulated gate bipolar transistor) used in electric vehicle or hybrid cars, are expected to see appearance of GaN-based semiconductors [21], featuring both low on-resistance and high breakdown voltage with fast switching for substantial reduction of conduction and switching losses.

From the above discussion, GaN is expected to break through the trade-off relation in realization of high-speed and high-power electronic devices. Furthermore, it is possible for GaN to form heterojunction with heterogeneous material AlGaN for high-speed



FIG. 1.9 Relation of  $R_{\rm on}$  and  $V_{\rm B}$  for several semiconductors.



FIG. 1.10 Left: schematic drawing of the crystal structure of Wurtzite Ga-face GaN. Right: calculated sheet charge density caused by spontaneous and piezoelectric polarization of a GaN-face GaN/AlGaN/GaN heterostructure. [22]

operation. AlGaN is grown pseudomorphically with a tensile strain to match the lateral lattice constant of Ga-face GaN. The Ga polarity is used to form a two-dimensional elec-



FIG. 1.11 Illustration of gate leakage reduction and passivation in AlGaN/GaN MIS-HFETs.



FIG. 1.12 Illustration of gate leakage current and interface states in AlGaN/GaN MIS-HFETs.

tron gas (2DEG) with high sheet carrier concentration by spontaneous and piezoelectric polarization at the AlGaN/GaN heterointerface as shown in Fig. 1.10 [22]. The concentration of 2DEG depends on the composition of III group materials and film thickness of AlGaN. Typically, Al composition of 20-30 % gives a 2DEG concentration  $\simeq 10^{13}$  cm<sup>-2</sup>. AlGaN/GaN heterojunction field-effect transistors [23] have been extensively developed as promising devices for high-speed and high-power applications. However, from the early stage of the development, AlGaN/GaN Schottky gate HFETs have been suffering from severe gate leakage current and current collapse. In order to solve these problems, AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors (MIS-HFETs) illustrated in Fig. 1.11, enabling effective reduction of the gate leakage current and current collapse, have been developed and studied. As a gate-insulator of the MIS devices, high-dielectric-constant (high-k) oxide materials, such as  $Al_2O_3$  [24],  $HfO_2$  [25, 26], and also high-k nitride materials, such as AlN [27-31], BN [32,33], have been investigated. Owing to their high thermal conductivities, the nitride materials are favorable also for passivation of GaN-based devices, exhibiting good heat release properties [27, 34–38]. Since controlling insulator-semiconductor interfaces is critical for both gate-insulator or passivation applications, it is important to characterize and analyze the interface states. In fact, we observe frequency dispersion in C-V characteristics of MIS devices, attributed to electron trapping/detrapping at interface mid-gap states illustrated in Fig. 1.12, leading to gate-control impediment. Such mid-gap states in GaN-based devices have been characterized and analyzed by conductance method [28, 29, 39–44], Terman method [45, 46], photo-assisted C-V method [47, 48], and deep level transient spectroscopy [49–52]. Although the conductance method is widely used, there are difficulties in the analysis of deep interface states with long trapping time constants [53] in MIS devices based on wide-bandgap materials like GaN [29, 30, 54]. Also, the analysis results obtained from the conductance method is affected by the assumed value of the insulator capacitance.

In this work, we proposed and developed a method using capacitance-frequencytemperature (C-f-T) mapping [30, 55] obtained from the temperature-dependent C-V-fcharacteristics for GaN-based MIS devices, based on the Lehovec equivalent circuit [56]. From constant-capacitance contours, exhibiting a straight line behavior in the mapping, an activation energy  $E_{\rm a}$  corresponding to an interface state energy level can be extracted for a wide range of gate biases without assuming any parameter. The gate bias dependence of the activation energies leads to many insights into the MIS devices. The effectiveness of the method is exemplified by application to AlN/AlGaN/GaN MIS devices. Through characterizing the activation energies modulated by the gate biases, we can obtain the gate-control efficiency of the MIS devices, i.e., the ratio of the bandbending change in the semiconductor to the total gate voltage change. Even though the Lehovec equivalent circuit is based on an AC small-signal model, we find that its DC limit, described by the insulator capacitance, the semiconductor capacitance, and the interface state density, gives the gate-control efficiency. Therefore, we can evaluate the interface state density from the experimentally obtained gate-control efficiency, using the values of insulator and semiconductor capacitances. From the activation energies corresponding to a wide range of gate biases, we can obtain the gate-control efficiency and the interface state density corresponding to deep interface states in comparison with the conductance method. Moreover, it is shown that the gate-control efficiency and the interface state density have correlations with the linear-region intrinsic transconductance. In addition, we give characterization of the AlN-AlGaN interfaces by using X-ray photoelectron spectroscopy, in relation with the results of the analysis.

### 1.3 Purpose of this study

We proposed and developed an analysis method for GaN-based MIS devices by using C-f-T mapping to evaluate the gate-control efficiency and the interface state density, both exhibiting correlations with the linear-region intrinsic transconductance. The effectiveness of the method is exemplified by application to AlN/AlGaN/GaN MIS devices to elucidate the properties of AlN-AlGaN interfaces depending on their formation processes. Using the C-f-T mapping, we extract the gate-bias-dependent activation energy with its derivative giving the gate-control efficiency, from which we evaluate the AlN-AlGaN interface state density through the Lehovec equivalent circuit in the DC limit. It is shown that the gate-

control efficiency and the interface state density have correlations with the linear-region intrinsic transconductance, all depending on the interface formation processes. The C-f-T method gives activation energies of electron trapping for a much extended range of gate biases, compared to the conventional conductance method. The method provides the insights of deep interface states, being useful in the characterization of wide-gap MIS devices.

### 1.4 Organization of the dissertation

• Chapter 1:

Introduction of this research including the general background on compound semiconductors, the GaN-based semiconductors and related devices, and the purpose of this work are given.

• Chapter 2:

Explanation of the principle of characterization method using C-f-T mapping

• Chapter 3:

Application of C-f-T mapping method to AlN/AlGaN/GaN MIS devices is discussed. Firstly, we show the fabrication of the MIS devices including the indepth characterization of the AlN thin films followed by the DC characterization. We then make comparison between the analysis results of that by the conductance method and the C-f-T mapping method. Furthermore, we discuss the gate-control efficiency and the interface state density characterized by the C-f-T mapping method. The effectiveness of the method is then demonstrated through the analysis of AlN/AlGaN/GaN MIS devices with different treatments for the AlN/AlGaN interfaces. The relations between the gate-control efficiency, the interface state density, and the intrinsic transconductance of the MIS devices are also discussed. Lastly, X-ray photoelectron spectroscopy analysis of AlN/AlGaN interfaces are investigated to explain the analysis results.

• Chapter 4:

Conclusion and future perspective of this research are given.

## Chapter 2

# Principle of characterization method using capacitance-frequencytemperature (C-f-T) mapping

### 2.1 Conventional conductance method



FIG. 2.1 An interface state energy level in the band diagram of a MIS structure.

For the insulator-semiconductor interface of a MIS device, the electron occupation probability P at an interface state shown in Fig. 2.1 is given by a time-dependent rate equation

$$\frac{\partial P}{\partial t} = \gamma (1 - P)n - \alpha P, \qquad (2.1)$$

where n is the semiconductor electron density at the interface, and  $\gamma$ ,  $\alpha$  are proportional constants. If we use the P, n, and surface potential V each separated into its DC and AC components given by

$$P = P_0 + \tilde{P} \exp(j\omega t) \tag{2.2}$$

$$n = n_0 + \widetilde{n} \exp(j\omega t) \tag{2.3}$$

$$V = V_0 + V \exp(j\omega t), \qquad (2.4)$$

we can obtain

$$\widetilde{P} \simeq \frac{P_0(1-P_0)}{1+j\omega\tau P_0}\frac{\widetilde{n}}{n_0} = \frac{P_0(1-P_0)}{1+j\omega\tau P_0}\frac{qV}{k_{\rm B}T},$$
(2.5)

where  $P_0$  is the Fermi-Dirac distribution using the Fermi level  $E_{\rm F}$ , and

$$\tau = \frac{1}{\gamma n_0} \tag{2.6}$$

is the time constant. Using the interface state density  $D_i(E)$ , a function of energy E, the total small signal AC admittance owing to the interface states is expressed as

$$Y_{\rm i} = G_{\rm i} + jC_{\rm i}\omega \tag{2.7}$$

$$= \frac{j\omega q}{\widetilde{V}} \int D_{\rm i}(E) \widetilde{P} dE \tag{2.8}$$

$$= \frac{j\omega q^2}{k_{\rm B}T} \int \frac{D_{\rm i}(E)P_0(1-P_0)}{1+j\omega\tau P_0} \mathrm{d}E$$
(2.9)

$$= j\omega q^2 \int \frac{D_{\rm i}(E)}{1+j\omega\tau P_0} \left(-\frac{{\rm d}P_0}{{\rm d}E}\right) {\rm d}E.$$
(2.10)

For the low temperature limit, since  $-dP_0/dE \simeq \delta(E - E_F)$ , using  $D_i(E = E_F)$  and  $P_0 = 1/2$ , the admittance becomes

$$G_{\rm i} + jC_{\rm i}\omega \simeq \frac{j\omega q^2 D_{\rm i}(E_{\rm F})}{1 + j\omega\tau/2},$$

$$(2.11)$$

where

$$\frac{G_{\rm i}}{\omega} = \frac{\omega\tau q^2 D_{\rm i}}{2(1+\omega^2\tau^2/4)} \tag{2.12}$$

and

$$C_{\rm i} = \frac{q^2 D_{\rm i}}{1 + \omega^2 \tau^2 / 4}.$$
 (2.13)

For a discrete interface state where

$$D_{\rm i}(E) = D_0 \,\,\delta(E - E_0)$$
 (2.14)

(note that the units of  $D_i(E)$  and  $D_0$  are different), the admittance is expressed as

$$G_{\rm i} + jC_{\rm i}\omega = \frac{j\omega q^2 D_0}{1 + j\omega\tau P_0(E_0)} \frac{\exp[(E_0 - E_{\rm F})/k_{\rm B}T]}{k_{\rm B}T(1 + \exp[(E_0 - E_{\rm F})/k_{\rm B}T])^2}.$$
 (2.15)

For the case  $E_{\rm F} = E_0$ , the admittance becomes

$$G_{\rm i} + jC_{\rm i}\omega = \frac{j\omega q^2 D_0}{4k_{\rm B}T(1+j\omega\tau/2)} \quad (E_{\rm F} = E_0),$$
 (2.16)

where

$$\frac{G_{\rm i}}{\omega} = \frac{\omega \tau q^2 D_0}{8k_{\rm B}T(1+\omega^2 \tau^2/4)}$$
(2.17)

and

$$C_{\rm i} = \frac{q^2 D_0}{4k_{\rm B}T(1+\omega^2\tau^2/4)},\tag{2.18}$$

exhibits the same frequency dependence as that in Eqs. 2.11-2.13.

For general continuous interface states, since  $P_0(1 - P_0)$  only holds values near the Fermi level  $E_F$ , using  $D_i(E = E_F)$ , Eq. 2.10 can be approximated as

$$G_{\rm i} + jC_{\rm i}\omega \simeq j\omega q^2 D_{\rm i} \int \frac{1}{1+j\omega\tau P_0} \left(-\frac{\mathrm{d}P_0}{\mathrm{d}E}\right) \mathrm{d}E.$$
(2.19)

Taking the integration of  $P_0$  from 0 to 1, we can obtain [56]

$$\frac{G_{\rm i}}{\omega} = \frac{q^2 D_{\rm i} \ln(1 + \omega^2 \tau^2)}{2\omega\tau} \tag{2.20}$$

and

$$C_{\rm i} = \frac{q^2 D_{\rm i} \operatorname{atan}(\omega \tau)}{\omega \tau},\tag{2.21}$$

being the basis of the conductance method.



FIG. 2.2 The equivalent circuit of the MIS structure.

Based on the equivalent circuit of the MIS structures depicted in Fig. 2.2, with the insulator capacitance  $C_0$ , the semiconductor capacitance  $C_s$ , the interface state capacitance  $C_i$ , and the interface state conductance  $G_i$ ,  $G_i/\omega$  as a function of frequency exhibits a single-peaked behavior, with the peak frequency  $\sim 1/\pi\tau$  and the peak value  $\sim 0.4q^2D_i$ , as illustrated in Fig. 2.3. Therefore, we can obtain time constant  $\tau$  from the peak frequency. From Eq. 2.6,

$$\tau = \frac{1}{\gamma n_0} = \frac{1}{\gamma N_{\rm C}} \exp[\beta (E_{\rm C} - E_{\rm F})] = \tau_0 \exp(\beta E_{\rm a}), \qquad (2.22)$$

where  $n_0 = N_{\rm C} \exp[-\beta(E_{\rm C} - E_{\rm F})]$  and  $\tau_0 = 1/(\gamma N_{\rm C})$ , activation energy  $E_{\rm a}$  can be extracted from the Arrhenius plot of the temperature dependence of  $\tau$ . However, accurate value of the insulator capacitance  $C_0$  is required for this analysis, which may require extra experiments to determine the  $C_0$  value. Furthermore, owing to the much longer time constants corresponding to the deeper energy levels in wide-bandgap devices, it is sometimes difficult to obtain peaks in the measured frequency and temperature range. Assuming  $C_0 = 600 \text{ nF/cm}^2$ ,  $C_{\rm s} = 300 \text{ nF/cm}^2$ ,  $D_{\rm i} = 10^{14} \text{ cm}^{-2} \text{eV}^{-1}$ ,  $\tau_0 = 1 \text{ ns}$ , and  $E_{\rm a} = 0.5 \text{ eV}$ , we obtain the calculation results shown in Fig. 2.4 based on the conductance method. We have a problem that the peaks are obtained only for a narrow range of gate biases, prohibiting analysis of deeper interface states.



FIG. 2.3 Illustration of a single-peaked behavior of  $G_{\rm i}/\omega$  as a function of frequency.



FIG. 2.4 Calculation results based on conductance method.

# 2.2 A novel frequency domain characterization method -- C-f-T mapping method

In order to solve the problem, we proposed an analysis method using C-f-T mapping obtained from the temperature-dependent C-V-f characteristics. In Fig. 2.5, we show a C-f-T mapping with a contour, which is obtained by the numerical calculation with the same assumption as that for the conductance method. The contour exhibits a straight line behavior, which can be explained by the equivalent circuit of the MIS structures with a total admittance

$$Y = \frac{1}{Z} = \left(\frac{1}{jC_0\omega} + \frac{1}{G_i + jC_s\omega + jC_i\omega}\right)^{-1}.$$
 (2.23)

Since  $C_i$  given by Eq. (2.21) and  $G_i/\omega$  by Eq. (2.20) are functions of only  $\omega\tau$ , the measured capacitance  $C = \text{Im}Y/\omega$  is a function of only  $\omega\tau$ . Therefore, a contour in C-f-T mapping, i.e., C = constant leading to  $\omega\tau = 2\pi f\tau = \text{constant}$ , exhibits a straight line behavior as expressed by  $f \propto 1/\tau \propto \exp(-\beta E_a)$ , from which the activation energy  $E_a$  corresponding to the interface state energy level can be extracted. Due to slow  $\omega\tau$  dependence of Eqs. (2.21) and (2.20), even though the frequency is far from the peak position  $\sim 1/\pi\tau$ , change in the C-f-T mapping is detectable. Figure 2.5 shows the calculation results of the C-f-T mapping using the above parameters. The white line corresponds to the peaks in the conductance method; we can confirm that it is difficult to observe peaks in this frequency and temperature range. On the other hand, it is easy to find contours in the mapping, e.g., the black line, exhibiting a straight line behavior and giving the activation energy. The C-f-T mapping method gives  $E_a$  for a much extended range of the gate biases, providing many insights into the MIS devices.



FIG. 2.5 Calculation results based on C-f-T mapping method.

## Chapter 3

# Application of C-f-T mapping method to AlN/AlGaN/GaN MIS devices

### 3.1 Device fabrication



FIG. 3.1 An AlGaN/GaN heterostructure.

Device fabrication was carried out using an Al<sub>0.29</sub>Ga<sub>0.71</sub>N(25 nm)/GaN(3000 nm) heterostructure shown in Fig. 3.1, obtained by metal-organic vapor phase epitaxy on sapphire(0001). Hall measurements of the heterostructure show an as-grown electron mobility  $\mu \simeq 1400 \text{ cm}^2/\text{V-s}$  and a sheet electron concentration  $n_{\rm s} \simeq 1.0 \times 10^{13} \text{ cm}^{-2}$ . The following device processes were performed in order

- 1. marker formation
- 2. Ohmic electrode formation
- 3. device isolation
- 4. gate insulator deposition
- 5. gate electrode formation

Figure 3.2 illustrates the process flow of MIS device fabrication.



FIG. 3.2 Process flow of MIS device fabrication.

### Marker formation

The purpose of marker formation is to provide a reference when aligning the gate electrode relative to the source and drain electrodes. The process flow is shown in Tab. 3.3.

| Table 3.1 Process of marker formation |                                                                  |  |  |
|---------------------------------------|------------------------------------------------------------------|--|--|
| Processes                             | Conditions                                                       |  |  |
| surface treatment                     | acetone, methanol, DIW 3 min each                                |  |  |
|                                       | $O_2$ plasma ashing 50 Pa 10 W 4 min                             |  |  |
|                                       | Semico-clean 5 min, DIW 3 min                                    |  |  |
|                                       | baking 110 °C 3 min                                              |  |  |
| resist coating                        | LOL2000(3000 rpm 60 s), bake<br>(180 $^{\circ}\rm{C}$ 180 s)     |  |  |
|                                       | TSMR-8900(4000 rpm 60 s), bake(110 $^{\circ}$ C 90 s)            |  |  |
| patterning                            | exposure $\sim 12 \text{ mW/cm}^2(405 \text{ nm}) 6.2 \text{ s}$ |  |  |
|                                       | development NMD-W(60 s), DIW (180 s)                             |  |  |
| surface treatment                     | $O_2$ plasma ashing 50 Pa 10 W 10 s                              |  |  |
|                                       | Semico-clean 5 min, DIW 3 min                                    |  |  |
| deposition                            | Ti/Au=10/150 nm                                                  |  |  |
| lift-off                              | 1165(60 °C)                                                      |  |  |
|                                       | acetone, methanol, DIW 3 min each                                |  |  |

We employed a double layer structure, a lift-off layer LOL2000 (Rohm & Haas) and a positive resist TSMR-8900 (TOKYO OHKA KOGYO), for patterning. Also, Au was selected owing to its stability with temperature and easy emission of secondary electron during SEM observation in electron beam lithography process. The Ti is serving as a glue between AlGaN and Au layer to enhance their adhesion. An example of the completed marker is shown in Fig. 3.3.



FIG. 3.3 Ti/Au marker.

#### Ohmic electrode formation

The purpose of forming Ohmic contacts is to provide an Ohmic-like access between the metal contacts (source and drain contacts) and the AlGaN/GaN 2DEG channel. In order to obtain such electrical property, proper metal selection and high-temperature annealing are important. Utilizing the gettering effect of Ti/Al layer, N-vacancy is induced in AlGaN/GaN layer during annealing, which is known to behave like donors [57, 58]. As a result, n-AlGaN and n-GaN form Ohmic contacts between the metal contacts (source and drain contacts) and the AlGaN/GaN 2DEG channel. The following Ti/Au metals are to cover the reactive Al surface from oxidation and etching during wet processes. Ti functions as a glue for Al and Au to enhance their adhesion.

The Ohmic contact is evaluated by transmission line model (TLM) measurement. Figure 3.4 shows an example of the TLM measurement result. The total resistance  $R_{\text{tot}}$  can be expressed as

$$R_{\rm tot} \simeq 2R_{\rm c} + R_{\Box},\tag{3.1}$$

where  $R_c$  is the contact resistance, and  $R_{\Box} = \rho_{\Box}L$  is the sheet resistance given by the sheet resistivity  $\rho_{\Box}$  and the electrode spacing L. From the intercept and gradient of  $R_{tot}$ -L relation, we can evaluate  $R_c$  and  $\rho_{\Box}$ , respectively.



FIG. 3.4 An example of TLM measurement results.



FIG. 3.5 Morphology of Ti/Al/Ti/Au after annealing at various temperatures for 5 minutes in  $N_2$  ambient.

The experiment for temperature-dependence of  $R_c$  was carried out to find the optimum annealing temperature giving the lowest  $R_c$ . Figure 3.2 shows the morphology of Ti/Al/Ti/Au after annealing at various temperatures for 5 minutes in N<sub>2</sub> ambient. We can observe surface roughening due to the high temperature annealing as shown by the dull metal surfaces caused by irregular reflection.

The result of temperature dependence of  $R_c$  is shown in Fig. 3.6, in which 650 °Cshows the lowest  $R_c$ . This temperature is employed for Ohmic electrode formation as shown in the process flow described in Tab. 3.2.



FIG. 3.6 Temperature dependence of contact resistance  $R_{\rm c}$ .

Table 3.2 Process of Ohmic electrode formation

| Processes         | Conditions                                                       |  |  |
|-------------------|------------------------------------------------------------------|--|--|
| surface treatment | acetone, methanol, DIW 3 min each                                |  |  |
|                   | $O_2$ plasma ashing 50 Pa 10 W 4 min                             |  |  |
|                   | Semico-clean 5 min, DIW 3 min                                    |  |  |
|                   | baking 110 °C 3 min                                              |  |  |
| resist coating    | LOL2000(3000 rpm 60 s), bake<br>(180 $^{\circ}\rm{C}$ 180 s)     |  |  |
|                   | TSMR-8900(4000 rpm 60 s), bake(110 $^{\circ}$ C 90 s)            |  |  |
| patterning        | exposure $\sim 12 \text{ mW/cm}^2(405 \text{ nm}) 6.2 \text{ s}$ |  |  |
|                   | development NMD-W(60 s), DIW (180 s)                             |  |  |
| surface treatment | ${\rm O}_2$ plasma ashing 50 Pa 10 W 10 s                        |  |  |
|                   | Semico-clean 5 min, DIW 3 min                                    |  |  |
| deposition        | Ti/Al/Ti/Au=10/200/100/50 nm                                     |  |  |
| lift-off          | $1165(60 \ ^{\circ}\text{C})$                                    |  |  |
|                   | acetone, methanol, DIW 3 min each                                |  |  |
| annealing         | $N_2$ atmosphere 650 °C 5 min                                    |  |  |

#### **Device** isolation



FIG. 3.7  $B^+$  concentration as a function of depth and acceleration voltage [59].

Implant isolation is a common method used in semiconductor device fabrication processes for inter-device isolation [60]. The generally applied ion implantation method causes damages in the semiconductor crystal, resulting the enhancement of electrical resistance in the defined area between the devices. It was reported that the implanted ion creates energy levels in or near mid-gap [61].

In our experiment, we employed LOL2000 and S1830 (Rohm & Haas) double layer for the ease of resist removal as the S1830 becomes impervious to resist remover 1165 (Shipley) after ion implantation. The patterning using the thick S1830 resist not only protects the device area but also defines the gate width. B<sup>+</sup> ion from BF<sub>3</sub> gas was induced and implanted into the sample by acceleration voltages of 30 keV, 50 keV, and 100 keV. The three-step implantation ensures uniform distribution of ions upto a certain depth in GaN from the AlGaN surface. Figure 3.7 obtained by SRIM/TRIM [59] simulator shows the B<sup>+</sup> concentration distribution as functions of depth and acceleration voltage. It is shown that ~ 300 nm from the AlGaN surface can be ion-implanted. The substitutional or interstitial B<sup>+</sup> ion can cause Al, Ga, N vacancies which create deep levels that trap the carriers as illustrated in Fig. 3.8. As a result, the implanted area has high electrical resistance. Such deep levels can absorb and emit visible light with corresponding energy, causing the slightly yellowish look of the wafer after the ion implantation. The ion applied for implantation is not limited to B<sup>+</sup> only but also O<sup>+</sup> and Fe<sup>+</sup> are possible options [62,63]

Figure 3.9 shows the TLM results before and after the ion implantation. The latter shows the true sheet resistivity because the sheet resistance is correctly normalized by the defined gate width after the ion implantation. Device isolation process is described in Tab. 3.3.



FIG. 3.8 Deep levels created by ion implantation.



FIG. 3.9 TLM results before and after the isolation.

| Processes         | Conditions                                                                                                     |
|-------------------|----------------------------------------------------------------------------------------------------------------|
| surface treatment | acetone, methanol, DIW 3 min each                                                                              |
|                   | ${\rm O}_2$ plasma ashing 50 Pa 10 W 4 min                                                                     |
| resist coating    | LOL2000(3000 rpm 60 s), bake(180 °C 180 s)                                                                     |
|                   | S1830(4000 rpm 60 s), bake(110 °C 90 s)                                                                        |
| patterning        | exposure $\sim 12 \text{ mW/cm}^2(405 \text{ nm}) 30 \text{ s}$                                                |
|                   | development NMD-W(50 s), $DIW(180 s)$                                                                          |
|                   | bake 140 °C 5 min                                                                                              |
| ion implantation  | B <sup>+</sup> 30 keV(1 × 10 <sup>14</sup> cm <sup>-2</sup> ) + 50 keV(1 × 10 <sup>14</sup> cm <sup>-2</sup> ) |
|                   | $+100 \text{ keV}(1 \times 10^{14} \text{ cm}^{-2})$                                                           |
| resist removal    | 1165(60 °C) + $O_2$ plasma ashing 50 Pa 30 W 10 min                                                            |

| Fable | 3.3 | Process | of | device | isolation | L |
|-------|-----|---------|----|--------|-----------|---|
|       |     |         |    |        |           |   |

#### Gate insulator deposition



FIG. 3.10 Band lineup of GaN, AlGaN, and various insulators, including basic physical parameters. [64–67]

The gate insulator selection is critical for the device performance of MIS transistors. The band lineup of GaN, AlGaN, and various insulators is shown in Fig. 3.10 [64–67]. In particular, high-dielectric-constant (high-k) oxide materials, such as  $Al_2O_3$  [24] or  $HfO_2$  [25,26], have been investigated as a gate dielectric insulator of the MIS transistors. However, for such oxide insulators, there are difficulties in controlling the interface between the oxide and the nitride [68]. On the other hand, AlN is an important non-oxide high-kinsulator, with a possible suitability for III-V device processing [69]. Previously, sputtering deposition of AlN on AlGaN/GaN, in which we expect a more controllable interface, was applied to passivation of AlGaN/GaN HFETs [27,34–37,70]. The AlN-passivated HFETs exhibit good heat release properties due to the high thermal conductivity of AlN [71] (~ 10 times higher than that of  $Al_2O_3$ ), and also effective suppression of current collapse. Since AlN has a possible high breakdown field  $\gtrsim 10 \text{ MV/cm} [72,73]$  and a high dielectric constant ~ 10 [74], which are comparable to those of  $Al_2O_3$ , the sputtering-deposited AlN can be a favorable gate dielectric for AlGaN/GaN MIS transistors, with the merits of a more controllable interface and better heat release properties. Although AlGaN/GaN MIS transistors with a sputtering-deposited AlN gate dielectric [27, 28], as well as an AlN/GaN MIS-FET obtained by metal-organic vapor phase epitaxy (MOVPE) growth of AlN/GaN and regrowth of an n<sup>+</sup>-GaN Ohmic region [75], have been reported, sufficient device performance has not been shown, in particular, for forward gate leakage properties. In this work, we carried out characterization of sputtering-deposited AlN films and their applications to AlGaN/GaN MIS transistors as a gate dielectric, including suppressed forward gate leakage properties [29].



FIG. 3.11 Illustration of RF magnetron sputtering.

On the Al<sub>0.29</sub>Ga<sub>0.71</sub>N(25 nm)/GaN(3000 nm) heterostructure, AlN thin films were deposited at room temperature by RF magnetron sputtering using an AlN target in Ar-N<sub>2</sub> ambient with a working pressure of 0.2 Pa and a plasma power of 40 W. The illustration of sputtering process is shown in Fig. 3.11. On the AlGaN surface cleaned by organic solvents, deionized water, and oxygen plasma ashing to remove surface organic contaminants, followed by oxide removal using Semicoclean (ammonium-based etchant), an AlN gate insulator of ~ 19 nm thickness was deposited.

The AlN films do not show X-ray diffraction peaks in Fig. 3.12, suggesting their amorphous nature. In addition, by ellipsometry, we measured refractive indices of the AlN films obtained by this sputtering deposition condition. As shown in Fig. 3.13, a refractive index of 1.94 at 630 nm wavelength is obtained, indicating the dense nature of the deposited AlN films.


FIG. 3.12 XRD measurement of a sputtered AlN thin film.



FIG. 3.13 Ellipsometry measurement of a sputtered AlN thin film.



FIG. 3.15 N1s electron energy loss spectroscopy of an AlN film by XPS measurement.

The AlN films have also been investigated by X-ray photoelectron spectroscopy (XPS) with a take-off angle of 35°. Figure 3.14 shows an Al2p peak for an AlN film of ~ 20 nm thickness. The Al2p signal is dominated by Al-N bonding, though the Al-O bonding was detected, which can be attributed to the residual oxygen in the film and the surface oxidation. Furthermore, the bandgap of the AlN was estimated by N1s electron energy loss spectroscopy, as shown in Fig. 3.15. We obtain the bandgap  $E_{\rm g} \sim 6.4$  eV, which is similar to the literature value of 6.2 eV [76].

#### Gate electrode formation

Gate electrode formation uses a high resolution positive electron beam resist ZEP520A-7 (ZEON Corp.). The single layer resist was employed without LOL2000 layer to prevent the etching of AlN insulator by the developer NMD-W (TOKYO OHKA KOGYO). Electron Beam Lithography System (ELIONIX ELS-7500) supplies a 30 keV electron beam for patterning. Figure 3.16 shows the optical image of the gate electrode in completion. In Fig. 3.17, we show the SEM images; the MIS transistors have the gate length of 250 nm, the source-gate spacing of 2  $\mu$ m, the gate-drain spacing of 3  $\mu$ m, and the gate width of 50  $\mu$ m. For the MIS capacitors, the 100  $\mu$ m × 100  $\mu$ m gate electrode is surrounded by the Ohmic electrode as shown in Fig. 3.18. Gate electrode formation process is described in Tab. 3.4.



FIG. 3.16 Optical image of the gate electrode of the MIS transistor.



FIG. 3.17 Optical image of the gate electrode of the MIS transistor.



FIG. 3.18  $\,$  Optical image of the MIS capacitor.

| Table | 3.4 | Process | of | gate | electrode | formation |
|-------|-----|---------|----|------|-----------|-----------|

| Processes         | Conditions                                                                        |  |  |  |
|-------------------|-----------------------------------------------------------------------------------|--|--|--|
| baking            | bake(180 °C 5 min)                                                                |  |  |  |
| resist coating    | ZEP520-A7(4000 rpm 60 s), bake(120 $^{\circ}$ C 180 s)                            |  |  |  |
|                   | Espacer(1500 rpm 60 s), bake(100 $^{\circ}$ C 180 s)                              |  |  |  |
| patterning        | exposure (gate) 50 keV 50 pA pitch<br>1 2.7 $\mu s (\sim 135 \ \mu C/cm^2)$       |  |  |  |
|                   | exposure (pad) 50 keV 50 pA pitch<br>3 9.0 $\mu \rm{s}(\sim 150~\mu \rm{C/cm^2})$ |  |  |  |
|                   | Espacer removal: $DIW(60 s)$                                                      |  |  |  |
|                   | development ZED-N50(60 s), ZMD-B(30 s), N <sub>2</sub> blow                       |  |  |  |
| surface treatment | $O_2$ plasma ashing 50 Pa 10 W 10 s                                               |  |  |  |
| deposition        | Ni/Au=5/35 nm                                                                     |  |  |  |
| lift-off          | 1165(60 °C)                                                                       |  |  |  |
|                   | acetone, methanol, DIW 3 min each                                                 |  |  |  |

## Device dimensions

The completed MIS devices have dimensions shown in Fig. 3.19.



FIG. 3.19 Device dimensions of the fabricated MIS devices.

## **3.2** DC characterization

We carried out DC characterization for the fabricated AlN/AlGaN/GaN MIS devices. In Fig. 3.20(top), we show the output characteristics of the fabricated MIS transistor, which exhibits no kink effect. Although we observed a slightly high on-resistance of  $\sim 15 \ \Omega \cdot mm$ , a current drivability with a drain current of 550 mA/mm is obtained. There is almost no negative conductance, suggesting good heat release properties. Figure 3.20(bottom) shows the transfer characteristics under the gate voltage sweep of  $-18 \ V \rightarrow +6 \ V \rightarrow -18 \ V$ . According to the insertion of the AlN gate dielectric between the gate metal and the AlGaN, the transconductance is not so high; the maximum transconductance towards forward gate biases, suggesting poor AlN/AlGaN interface properties, which will be analyzed later. It should be noted that, owing to the good insulating properties of the AlN gate dielectric, the gate leakage currents are significantly small,  $10^{-9} \ A/mm$  range or less, for both reverse and forward biases. The small leakage currents lead to the small drain off-currents, which exhibit more than 4 orders reduction in comparison with those of Schottky HFETs fabricated from the same AlGaN/GaN heterostructure.



FIG. 3.20 Output (top) and transfer (bottom) characteristics of the AlN/AlGaN/GaN MIS transistor.

Figure 3.21 shows the gate-source two-terminal (drain open) I-V characteristics; we observe the gate current of  $1 \times 10^{-9}$  A/mm at a reverse voltage of -18 V, and  $6 \times 10^{-10}$  A/mm even at a forward voltage of +5 V, showing one of the most significant suppressions of forward gate leakage currents in AlGaN/GaN MIS transistors. Figure 3.22 shows the I-V characteristics of the fabricated MIS capacitor; we observe the current of  $10^{-8}$  A/cm<sup>2</sup> range for both forward and reverse biases.



FIG. 3.21 Gate-source two-terminal (drain open) I-V characteristics.



FIG. 3.22 *I-V* characteristics of the fabricated MIS capacitor.

# **3.3** Characterization by using *C*-*f*-*T* mapping method: A comparison with conventional conductance method

We investigated the AlN/AlGaN/GaN MIS capacitors to analyze the AlN-AlGaN interface states. We measured C-V-f characteristics between the gate electrode and the grounded Ohmic electrode surrounding the gate of the MIS capacitors at temperatures from 150 K to 393 K. The measurement system is illustrated in Fig. 3.23.



FIG. 3.23 Prober system for temperature-dependence measurement of C-V-f characteristics.

Figure 3.24 shows the C-V-f characteristics at 150 K, 300 K, and 393 K. At 393 K, we observe a significant frequency dispersion for forward gate biases, which is attributed to electron trapping/detrapping at interface states, while the frequency dispersion disappears at 150 K because of much longer electron trapping time constants. To characterize the interface states quantitatively, we carried out an analysis using the conductance method described previously.



FIG. 3.24 C-V-f characteristics of the AlN/AlGaN/GaN MIS capacitor at 150 K, 300 K, and 393 K.

Assuming the designed value of the insulator capacitance  $C_0 = 610 \text{ nF/cm}^2$ , we show frequency dependence of  $G_i/\omega$ , for several temperatures and gate voltages of 0 V, 1.5 V, and 3 V, in Fig. 3.25. As the gate voltage decreases, the number of peaks decreases due to longer time constants for deeper interface state energy levels. Thus, only a narrow range of the gate biases gives peaks in the measured frequency and temperature range; most peaks are below 100 Hz due to significantly long time constants for the wide bandgap of AlGaN/GaN systems.



FIG. 3.25 Frequency dependence of  $G_i/\omega$  for temperatures from 393 K to 150 K at gate voltages of 0 V, 1.5 V, and 3 V. Top inset: the equivalent circuit of the MIS capacitor.

From the few peak positions and values,  $D_{\rm i}$  and  $\tau$  for temperatures of 340-393 K are obtained as shown in Fig. 3.26 (a) and (b), respectively, where  $D_{\rm i} \sim 10^{14} {\rm cm}^{-2} {\rm eV}^{-1}$  and  $\tau \sim {\rm ms}$ . From the Arrhenius plot of the temperature dependence of  $\tau$  shown in Fig. 3.26 (c), given by  $\tau = \tau_0 \exp(E_{\rm a}/k_{\rm B}T) = \tau_0 \exp(\beta E_{\rm a})$ , we extracted the activation energy  $E_{\rm a}$  shown in Fig. 3.26 (d) and estimated  $\tau_0 \sim 10$  ns. However, the conventional conductance method to investigate interface states is available only for a narrow range of gate biases, prohibiting the analysis of deeper interface states.



FIG. 3.26 (a) Interface state density  $D_i$  and (b) electron trapping time constant  $\tau$ , obtained from the peak values and positions of the frequency-dependent  $G_i/\omega$  based on the conductance method. (c) The Arrhenius plot of the temperature-dependent  $\tau$ . (d) The activation energy  $E_a$  as a function of gate voltage, obtained from the Arrhenius plot (c).

Using the proposed C-f-T mapping method, we carried out an analysis using the C-f-T mapping obtained from the temperature-dependent C-V-f characteristics. In Fig. 3.27, we show the C-f-T mappings at gate voltages of 0 V, 1 V, 2 V, and 3 V, with contours. The contours exhibit the straight line behavior as explained previously, from which the activation energy  $E_{\rm a}$  corresponding to the interface state energy level can be extracted.



FIG. 3.27 C-f-T mappings with contours at gate voltages of 0 V, 1 V, 2 V, and 3 V.

Figure 3.28 shows the gate voltage  $V_{\rm G}$  dependence of  $E_{\rm a}$  extracted from the contours in the *C*-*f*-*T* mappings, with the inset illustrating the bandbending and  $E_{\rm a}$ . In addition to the fact that the obtained values of  $E_{\rm a}$  for the gate voltage  $\geq 2.75$  V are in good agreement with those obtained by the conductance method, we find that  $E_{\rm a}$  can be obtained for a much extended range of the gate biases. This is due to slow  $\omega\tau$  dependence of Eqs. (2.20) and (2.21); even though the frequency is far from the peak position  $\sim 1/\pi\tau$ , change in the *C*-*f*-*T* mapping is detectable.



FIG. 3.28 Gate voltage  $V_{\rm G}$  dependence of activation energy  $E_{\rm a}$  obtained by C-f-T mapping method and conductance method. Inset: illustration of the bandbending and  $E_{\rm a}$ .

# **3.4** Application of *C*-*f*-*T* mapping method to device process comparison

To exemplify the effectiveness of the analysis method, we employed AlN/AlGaN/GaN MIS devices with two types of the AlN-AlGaN interface formation processes, by using two types of surface treatments of the AlGaN before the AlN gate insulator deposition. The first type surface treatment includes an organic cleaning by organic solvents and oxygen plasma ashing, and an additional cleaning by an ammonium-based solution, ABS (with cleaning by ABS). The second one includes only the organic cleaning, without the additional cleaning (without cleaning by ABS). The organic solvents and the oxygen plasma ashing were used for removing organic contaminants, whereas the ABS was used with the intention to avoid oxidation and nitrogen vacancy [77]. While the devices without cleaning by ABS were transferred to the sputtering chamber within 15 min after the treatment, the ones with cleaning by ABS were transferred within 5 min after the treatment to prevent surface re-oxidation. An AlN gate insulator of  $\simeq 19$  nm thickness was then deposited on the AlGaN surfaces by RF magnetron sputtering at room temperature with an AlN target in Ar-N<sub>2</sub> ambient. From Hall-effect measurements after the AlN deposition, we obtain electron mobilities  $\mu$   $\simeq$  900  $\rm cm^2/V\text{-s}$  and 1100  $\rm cm^2/V\text{-s}$  with sheet electron concentrations  $n_{\rm s} \simeq 6.5 \times 10^{12} {\rm ~cm^{-2}}$  and  $7.0 \times 10^{12} {\rm ~cm^{-2}}$ , for the devices with and without cleaning by ABS, respectively, suggesting that the cleaning by ABS leads to further sputtering damage. The formation of Ni/Au gate electrodes completed the device fabrication. The MIS transistors have the gate length of 250 nm, the source-gate spacing of 2  $\mu$ m, the gate-drain spacing of 3  $\mu$ m, and the gate width of 50  $\mu$ m, while the MIS capacitors have the 100  $\mu$ m  $\times$  100  $\mu$ m gate electrode surrounded by the Ohmic electrode. The process flow is illustrated in Fig. 3.29.



FIG. 3.29 Flow chart for device process comparison: two types of AlGaN surface treatments.

In Fig. 3.30 and 3.31, we show output and transfer characteristics of the fabricated MIS transistors, respectively, for the first type surface treatment (with cleaning by ABS) and the second one (without cleaning by ABS). Owing to the high thermal conductivity of AlN, there is almost no negative conductance even at high source-drain voltage  $V_{\rm D}$ , suggesting good heat release properties of the MIS transistors. The maximum drain current  $I_{\rm D}$  is lower for the MIS transistor with the cleaning by ABS than for the MIS transistor without the cleaning by ABS, suggesting that the cleaning leads to further sputtering damage. For both surface treatments, owing to good insulating properties of the AlN, gate leakage currents are significantly small,  $10^{-9}$  A/mm range or less, for both reverse and forward gate biases. The small gate leakage currents lead to small drain offcurrents shown in Fig. 3.31. However, we observe rapid decreases in the transconductances  $g_{\rm m}$  towards forward gate biases, suggesting high-density AlN/AlGaN interface states. In particular, the MIS transistor without surface cleaning by ABS exhibits a more suppressed transconductance behavior at forward biases than the MIS transistor with the cleaning by ABS. We also investigated the gate leakage currents with the drain open for both treatments as shown in Fig. 3.32. The current levels are at the order of nA/mm not only for the reverse biases but also the forward biases, which means significant suppression of gate leakage currents is achieved. Figure 3.33 shows the *I-V* characteristics of the fabricated MIS capacitors; we observe the current levels of less than  $10^{-6}$  A/cm<sup>2</sup> range for both forward and reverse biases.



FIG. 3.30 (Process comparison) Output characteristics of the AlN/AlGaN/GaN MIS transistors.



FIG. 3.31 (Process comparison) Transfer characteristics of the AlN/AlGaN/GaN MIS transistors.



FIG. 3.32 (Process comparison) Gate-source two-terminal (drain open) *I-V* characteristics of the fabricated MIS transistors.



FIG. 3.33 (Process comparison) I-V characteristics of the fabricated MIS capacitors.

We investigated the AlN/AlGaN/GaN MIS capacitors to analyze the AlN-AlGaN interface states. We measured C-V-f characteristics between the gate electrode and the grounded Ohmic electrode surrounding the gate of the MIS capacitors at temperatures from 150 K to 393 K. Figure 3.34 shows the C-V-f characteristics at 150 K, 300 K, and 393 K for the devices with and without cleaning by ABS. At 393 K, for both surface treatments, we observe frequency dispersions at forward gate biases, which are attributed to electron trapping/detrapping at interface states, while the frequency dispersions disappear at 150 K because of long trapping time constants. The device with cleaning by ABS exhibits smaller frequency dispersions at forward biases than the device without the cleaning, suggesting that the cleaning is effective to suppress the frequency dispersions caused by the interface states.

From the temperature-dependent C-V-f characteristics, we obtain C-f-T mappings with contours for the devices with and without cleaning by ABS as shown in Fig. 3.35, where the gate voltages  $V_{\rm G}$  are 0 V, 1 V, 2 V, and 3 V.

46Chapter 3 Application of C-f-T mapping method to AlN/AlGaN/GaN MIS devices



FIG. 3.34 (Process comparison) C-V-f characteristics of the AlN/AlGaN/GaN MIS capacitors at 150 K, 300 K, 393 K.



FIG. 3.35 (Process comparison) C-f-T mappings with contours at gate voltages of 0 V, 1 V, 2 V, and 3 V.

Figure 3.36 shows the gate voltage dependence of  $E_a$  extracted from the contours in the *C*-*f*-*T* mappings. For both surface treatments, the *C*-*f*-*T* mappings give activation energies for a wide range of gate biases, being effective for characterization of deep interface states. Even though peaks of  $G_i/\omega$  as functions of the frequency used in the conductance method are often not detectable because of being located in the very low-frequency region due to long trapping time constants, we can obtain the activation energies from the contours in the *C*-*f*-*T* mappings. It is obvious that the activation energy is modulated by the gate voltage more effectively for the devices with cleaning by the ABS.



FIG. 3.36 (Process comparison) Gate voltage  $V_{\rm G}$  dependence of  $E_{\rm a}$  obtained by the C-f-T mappings.

#### **3.4.1** Gate-control efficiency and interface state density



FIG. 3.37 Illustration of the bandbending and  $E_{\rm a}$ .

As shown in Fig. 3.37, since the small gate-voltage change  $\Delta V_{\rm G}$  is divided into the bandbending change in the gate insulator AlN,  $\Delta V_{\rm AlN}$ , and that in the semiconductor AlGaN/GaN,  $-\Delta E_{\rm a}/q$ , namely  $\Delta V_{\rm G} \simeq \Delta V_{\rm AlN} - \Delta E_{\rm a}/q$ , we obtain

$$\frac{\Delta V_{\rm AlN}}{\Delta V_{\rm G}} - \frac{\Delta E_{\rm a}}{\Delta (qV_{\rm G})} \simeq 1.$$
(3.2)

From the activation energies  $E_{\rm a}$  depending on the gate voltage  $V_{\rm G}$  given in Fig. 3.36, we obtain the gate-control efficiencies  $\xi = -\Delta E_{\rm a}/\Delta(qV_{\rm G})$  as shown in Fig. 3.38, i.e., the ratio of the bandbending change in the semiconductor to the total gate voltage change. In the AC case, a small-signal gate voltage  $\Delta v_{\rm G}$  is divided into the bandbending in the gate insulator AlN,  $\Delta v_{\rm AlN}$ , and that in the semiconductor AlGaN/GaN according to the equivalent circuit shown in Fig. 3.39(left). The ratio  $\Delta v_{\rm AlN}/\Delta v_{\rm G}$  is given by the ratio between the impedance  $Z_{\rm AlN} = (jC_0\omega)^{-1}$  where  $C_0$  is the AlN capacitance, and the total impedance  $Z_{\rm total} = Z_{\rm AlN} + [G_{\rm i} + j(C_{\rm s} + C_{\rm i})\omega]^{-1}$  where  $C_{\rm s}$  is the AlGaN capacitance, expressed as

$$\frac{\Delta v_{\rm AlN}}{\Delta v_{\rm G}} = \frac{Z_{\rm AlN}}{Z_{\rm total}} = \frac{G_{\rm i}/\omega + j(C_{\rm s} + C_{\rm i})}{G_{\rm i}/\omega + j(C_0 + C_{\rm s} + C_{\rm i})}.$$
(3.3)

In the DC limit  $\omega \to 0$ , we obtain  $C_i \to q^2 D_i$  and  $G_i/\omega \to 0$  as shown in Fig. 3.40, leading to the equivalent circuit shown in Fig. 3.39(right), and

$$\frac{\Delta v_{\rm AlN}}{\Delta v_{\rm G}} \to \frac{\Delta V_{\rm AlN}}{\Delta V_{\rm G}} = \frac{C_{\rm s} + q^2 D_{\rm i}}{C_0 + C_{\rm s} + q^2 D_{\rm i}} = 1 - \xi \tag{3.4}$$

or

$$\xi = \frac{C_0}{C_0 + C_{\rm s} + q^2 D_{\rm i}}.\tag{3.5}$$

Using the designed values of AlN capacitance  $C_0 \simeq 610 \text{ nF/cm}^2$  and AlGaN capacitance  $C_s \simeq 325 \text{ nF/cm}^2$  (by separate experiments, it is confirmed that frequency dependence of them is insignificant), gate-control efficiency  $\xi \simeq 0.65$  is obtained in the ideal limit of



FIG. 3.38 (Process comparison) Gate-control efficiencies  $\xi = -\Delta E_{\rm a}/\Delta (qV_{\rm G})$  as functions of  $E_{\rm a}$ .



FIG. 3.39 Equivalent circuit of the MIS capacitor in AC and DC limit.



FIG. 3.40 Numerical calculation result of  $G_{\rm i}/\omega$  and  $C_{\rm i}$  as a function of frequency.

 $D_{\rm i} = 0$ , as indicated by the broken line in Fig. 3.38. However, in reality,  $\xi$  is smaller than the ideal value  $\simeq 0.65$  as shown in Fig. 3.38 owing to the non-zero  $D_i$ . Figure 3.41 shows the calculated  $\xi$  as a function of  $D_i$  using Eq. (3.5). From the experimentally obtained gate-control efficiencies  $\xi$  in Fig. 3.38, we can evaluate the interface state densities  $D_i$  as shown in Fig. 3.42. We obtain  $D_{\rm i} \sim 10^{12} \cdot 10^{13} {\rm ~cm^{-2} eV^{-1}}$  and  $\gtrsim 10^{13} {\rm ~cm^{-2} eV^{-1}}$  for the devices with and without cleaning by ABS, respectively, for interface state energy levels  $\lesssim$  1 eV below the AlGaN conduction band edge. While the conductance method was available only for interface state energy levels  $\lesssim 0.4$  eV below the AlGaN conduction band edge [30], the C-f-T mapping method enables us to analyze deeper interface states in wide-bandgap MIS devices. Although the obtained  $D_{\rm i}$  for  $\lesssim 0.4$  eV below the AlGaN conduction band edge is smaller than that by the conductance method, we suppose an overestimation by the conductance method with a leakage conductance. Since the real part of the admittance of the equivalent circuit is modified by the leakage conductance [78], the result of the conductance method, which mainly utilizes the real part, is significantly influenced, whereas the present method based on the imaginary part has immunity to the influence.



FIG. 3.41 Numerical calculation result of gate-control efficiency as a function of frequency.

As shown in Fig. 3.42, the interface state densities increase with the decrease in  $E_{\rm a}$ , corresponding to the shallower interface state energy levels near the AlGaN conduction band edge. According to this, the gate-control efficiencies in Fig. 3.38 decrease with decrease in  $E_{\rm a}$ , owing to the high-density interface states. The device with cleaning by ABS exhibits a better gate-control efficiency and a lower interface state density than the device without the cleaning; the cleaning is effective for reduction of the interface state density and improvement of the gate-control efficiency.



FIG. 3.42 (Process comparison) Interface state densities  $D_{\rm i}$  as functions of  $E_{\rm a}$ .

#### 3.4.2 Relations with intrinsic transconductance



FIG. 3.43 Potential conditions in linear and saturation regions.



FIG. 3.44 Illustration of extrinsic resistances in a transistor.

We consider transconductances of the AlN/AlGaN/GaN MIS transistors in relation with the gate-control efficiencies and the interface state densities. We focus on the linearregion transconductances of the MIS transistors because the gate-control efficiencies and the interface state densities are obtained from the MIS capacitors, whose electric potential conditions are close to those in the linear region of the MIS transistors as shown in Fig. 3.43. Moreover, it is necessary to investigate the intrinsic transconductances of the MIS transistors excluding the effects of source resistance  $R_{\rm S}$  and drain resistance  $R_{\rm D}$ . As illustrated in Fig. 3.44, with the source grounded, we define the intrinsic gate voltage  $V_{\rm G0} = V_{\rm G} - R_{\rm S}I_{\rm D}$  and the intrinsic drain voltage  $V_{\rm D0} = V_{\rm D} - (R_{\rm S} + R_{\rm D})I_{\rm D}$ , where  $I_{\rm D}$  is the drain current and  $V_{\rm D}$  is the drain voltage. We show linear-region  $I_{\rm D}-V_{\rm D}$  characteristics of the MIS transistors in Fig. 3.45. Figure 3.46 shows  $\partial I_{\rm D}/\partial V_{\rm D0}$  as functions of  $V_{\rm G0}$  in the linear region of the MIS transistors. In Fig. 3.47, we plot

$$\Gamma = \frac{\partial^2 I_{\rm D}}{\partial V_{\rm D0} \partial V_{\rm G0}} = \frac{\partial g_{\rm m0}}{\partial V_{\rm D0}} \tag{3.6}$$

depending on  $V_{\rm G0}$ , as an indicator of the linear-region intrinsic transconductance  $g_{\rm m0}$ . The device with cleaning by ABS exhibits a lower peak  $\Gamma$  than the device without the cleaning, owing to the larger sputtering damage, which reduces the electron mobility and sheet electron concentration, leading to the large sheet resistance. The shallower threshold voltage for the device with cleaning by ABS is also attributed to the larger damage. However, for the forward biases, the device with cleaning by ABS exhibits higher  $\Gamma$ , owing to the better gate-control efficiency and the lower interface state density.

Regarding  $V_{G0}$  as the gate voltage in Fig. 3.36, we obtain  $\Gamma$  as functions of  $E_a$  for the MIS transistors with and without cleaning by ABS, as shown in Fig. 3.48. We find that the intrinsic transconductances decrease with the decrease in  $E_a$ , owing to the highdensity interface states near the AlGaN conduction band edge. The device with cleaning



FIG. 3.45 (Process comparison) Linear-region  $I_{\rm D}$ - $V_{\rm D}$  characteristics of the MIS transistors.



FIG. 3.46 (Process comparison) Linear-region  $\partial I_{\rm D}/\partial V_{\rm D0}$  as functions of  $V_{\rm G0}$ .

by ABS exhibits a larger  $\Gamma$  than the device without the cleaning; the cleaning is effective for improvement of the intrinsic transconductance. The behaviors of the intrinsic transconductances in Fig. 3.48 have a close resemblance to those of the gate-control efficiencies  $\xi$  in Fig. 3.38. From the  $E_{\rm a}$ -dependence of  $\xi$  and  $\Gamma$ , we obtain the correlation shown in Fig. 3.49; the intrinsic transconductances increase as the gate-control efficiencies increase. For the low- $\Gamma$  (low- $\xi$ ) regime, a linear relation between  $\Gamma$  and  $\xi$  is obtained by fitting, as shown by the solid line in Fig. 3.49. Assuming a constant mobility  $\mu$ , from its definition of Eq. (3.6),  $\Gamma$  is given by

$$\Gamma = \frac{\mu}{L_{\rm G}} \frac{\partial (qn_{\rm s})}{\partial V_{\rm G0}} = \frac{\mu}{L_{\rm G}} \frac{C_{\rm s}C_0}{C_0 + C_{\rm s} + q^2 D_{\rm i}} = \frac{\mu}{L_{\rm G}} C_{\rm s}\xi, \qquad (3.7)$$

where  $L_{\rm G}$  is the gate length. From this and the linear relation between  $\Gamma$  and  $\xi$  obtained by the fitting, we extract the mobility  $\mu \sim 580 \text{ cm}^2/\text{V-s}$  using the values of  $C_{\rm AlGaN}$  and  $L_{\rm G}$ . Applying this mobility, we can reproduce the relation between  $\Gamma$  and  $\xi$  for low- $\Gamma$ regime as shown in Fig. 3.50. This mobility is lower than  $\mu \sim 1000 \text{ cm}^2/\text{V-s}$  obtained by the Hall-effect measurements after the AlN deposition, owing to significant AlGaN-GaN interface roughness scattering [79] at high sheet electron concentrations corresponding to



FIG. 3.47 (Process comparison)  $\eta$  as an indicator of the linear-region intrinsic transconductance  $g_{\rm m0}$ .



FIG. 3.48 (Process comparison)  $\eta$  as functions of activation energy for the MIS transistors.

forward gate biases. Moreover, the intrinsic transconductances are correlated with the interface state densities  $D_i$  in Fig. 3.42; from the  $E_a$ -dependence of  $\Gamma$  and  $D_i$ , we obtain the correlation shown in Fig. 3.51, where the intrinsic transconductances decrease with increase in the interface state densities.



FIG. 3.49 The relation between the gate-control efficiencies  $\xi$  and the linear-region intrinsic transconductances  $g_{\rm m0}$ .



FIG. 3.50  $\eta$  reproduced from  $\xi$  using the extracted mobility.



FIG. 3.51 The relation between the interface state density  $D_i$  and the linear-region intrinsic transconductances  $g_{m0}$ .

#### 3.4.3 Relations with X-ray photoelectron spectroscopy analysis



FIG. 3.52 Illustration of the XPS measurement.

We employed XPS measurements illustrated in Fig. 3.52 to analyze the AlN-AlGaN interfaces. To investigate the origin of the properties depending on the AlN-AlGaN interface formation processes, revealed by the above analysis, we employed four samples illustrated in the insets of Fig. 3.53, for XPS characterization of the AlGaN surfaces and the AlN-AlGaN interfaces. The four samples were prepared according to the device fabrication processes. Samples (a) (AlGaN with ABS) and (b) (AlGaN without ABS) are the AlGaN/GaN heterostructures treated by organic cleaning with and without the additional cleaning by ABS for the AlGaN surfaces, respectively. Samples (c) (AlN/AlGaN with ABS) and (d) (AlN/AlGaN without ABS) are obtained by AlN  $\sim 1$  nm deposition on the AlGaN surfaces treated by the processes of samples (a) and (b), respectively. The samples (a) and (b) are for investigation of the AlGaN surfaces with different treatments. On the other hand, the samples (c) and (d) are for investigation of the AlN-AlGaN interfaces formed by the AlN deposition on the AlGaN surfaces with different treatments, their XPS spectra including information of not only the AlN surfaces but also the AlN-AlGaN interfaces owing to the thin AlN. All samples were introduced to the XPS chamber within 20 min after they were prepared, followed by XPS measurements using take-off angles  $\theta = 25-75^{\circ}$ . Figure 3.53 shows Ga3d, N2s, and O2s peaks measured at  $\theta = 35^{\circ}$ . The O2s peak intensities increase for the samples (c) and (d) compared to those for the samples (a) and (b), respectively, owing to natural oxidation of the AlN. The Ga3d peaks are decomposed into the Ga-O and Ga-N bondings. We obtain the ratio of the integrated





FIG. 3.53 Ga3d, N2s, and O2s peaks measured at a take-off angle  $\theta = 35^{\circ}$  for the samples (a) AlGaN with ABS, (b) AlGaN without ABS, (c) AlN/AlGaN with ABS, and (d) AlN/AlGaN without ABS, where  $I_{\text{Ga-O}}/I_{\text{Ga3d}}$  ( $I_{\text{Ga-N}}/I_{\text{Ga3d}}$ ) is the ratio of the integrated peak intensity of Ga-O (Ga-N) bonding component to that of the total Ga3d peak. Insets: illustration of the samples for XPS characterization.

peak intensity of the Ga-O (Ga-N) bonding component to that of the total Ga3d peak,  $I_{\text{Ga-O}}/I_{\text{Ga3d}}$  ( $I_{\text{Ga-N}}/I_{\text{Ga3d}}$ ). Although the Ga-N bonding components dominate the Ga3d peaks, we can observe differences in  $I_{\text{Ga-O}}/I_{\text{Ga3d}}$  depending on the treatments; the samples (a) and (c) exhibit smaller  $I_{\text{Ga-O}}/I_{\text{Ga3d}} \simeq 11\text{-}12$  %, than  $I_{\text{Ga-O}}/I_{\text{Ga3d}} \simeq 15\text{-}18$  % of the samples (b) and (d). In Fig. 3.54, we show  $I_{\text{Ga-O}}/I_{\text{Ga3d}}$  for other take-off angles also exhibiting smaller values for the samples (a) and (c) than for the samples (b) and (d), respectively. The AlGaN surface cleaning by ABS before the AlN deposition removes the initial oxide layer, leading to less Ga-O bonding and the lower interface state density, giving the better gate-control efficiency and the higher intrinsic transconductance of the MIS devices. These results indicate that, Ga-O bonding plays an important role in the AlN-AlGaN interfaces, similarly to the importance of Ga-O bonding in Al<sub>2</sub>O<sub>3</sub>-AlGaN interfaces [80].



FIG. 3.54  $I_{\text{Ga-O}}/I_{\text{Ga3d}}$  and  $I_{\text{Ga-N}}/I_{\text{Ga3d}}$  at  $\theta = 25-75^{\circ}$  for the samples (a) AlGaN with ABS, (b) AlGaN without ABS, (c) AlN/AlGaN with ABS, and (d) AlN/AlGaN without ABS.

# Chapter 4 Conclusion and future perspective

#### 4.1 Conclusion

In this work, we proposed and developed a method using C - f - T mapping obtained from the temperature-dependent C-V-f characteristics for GaN-based MIS devices, based on the Lehovec equivalent circuit. From constant-capacitance contours, exhibiting a straight line behavior in the mapping, an activation energy  $E_{\rm a}$  corresponding to an interface state energy level can be extracted for a wide range of gate biases without assuming any parameter. The gate bias dependence of the activation energies leads to many insights into the MIS devices. The effectiveness of the method was exemplified by application to AlN/AlGaN/GaN MIS devices. Through characterizing the activation energies modulated by the gate biases, we can obtain the gate-control efficiency of the MIS devices, i.e., the ratio of the bandbending change in the semiconductor to the total gate voltage change. Even though the Lehovec equivalent circuit is based on an AC small-signal model, we find that its DC limit, described by the insulator capacitance, the semiconductor capacitance, and the interface state density, gives the gate-control efficiency. Therefore, we can evaluate the interface state density from the experimentally obtained gate-control efficiency, using the values of insulator and semiconductor capacitances. From the activation energies corresponding to a wide range of gate biases, we can obtain the gate-control efficiency and the interface state density corresponding to deep interface states in comparison with the conductance method. Moreover, it is shown that the gate-control efficiency and the interface state density have correlations with the linear-region intrinsic transconductance. In addition, we give characterization of the AlN-AlGaN interfaces by using X-ray photoelectron spectroscopy, in relation with the results of the analysis. The C-f-Tmapping method is useful and important for developments of MIS devices, based on not only wide-gap GaN-related semiconductors, but also other wide-gap semiconductors.

# 4.2 Future perspective



FIG. 4.1 Drain current power spectrum density  $S_{I_{\rm D}}/I_{\rm D}^2$  as functions of f for AlN/AlGaN/GaN MIS devices [31].

We have investigated low frequency noise (LFN) of the AlN/AlGaN/GaN MIS devices shown in the inset of Fig. 4.1 [31]. The LFN exhibits the 1/f behavior without bumps or peaks corresponding to the trapping time constants, as shown in Fig. 4.1. We need deeper insights into the relation between the LFN and interface states.

# Appendix A Algorithm of obtaining contours in C-f-T mapping

The algorithm of obtaining contours in C-f-T mapping is explained below using a set of artificial data.

## Contour points within a mapping

As shown in the left of Fig. 4.2, we have 1/X in horizontal axis, Y in vertical axis, and Z in lateral axis, each corresponds to the reverse temperature, frequency, and measured capacitance in C-f-T mapping, respectively. The red points indicate data points while the blue points do the contours points of Z=20. The mapping of the artificial data with a contour of Z=20 is shown in the right of Fig. 4.2.



data (right).


### Algorithm of obtaining contour points

We first look into a point with parameters 0.24 < 1/X < 0.32, Y=1, and Z=20, as shown in the blue point in the left of Fig. 4.3. Taking a cross-section view across Y=1, we show Z-value as a function of 1/X, as shown in the right of Fig. 4.3.

The algorithm to obtain contour points: 1. search for two data points with values closest to the designated Z-value, then 2. connect the two data points using a linear function and calculate the 1/X at designated Z-value. However, by definition of function Z, Z=19.1 when 1/X=0.287, Y=1, being different from the designated Z-value of 20. This discrepancy is from the non-linear behavior of the Z-value as shown in Fig. 4.4. If the step between the two data points are large and the non-linear behavior of Z-value is significant, the described algorithm to obtain contour points is not accurate. We should examine the experimental data to confirm whether such discrepancy exists in our analysis.



FIG. 4.4 Origin of discrepancy due to the non-linear behavior of Z-value.

As indicated in Fig. 4.5, the capacitances, corresponding to Z-value, exhibiting linear behavior in between 300-600 nF/cm2, and higher temperature regime, which have close data points, are employed. Therefore, we do not expect discrepancy in obtaining contour points using the described algorithm on the experimental data.



FIG. 4.5 Experimental data showing linear behavior of capacitance and higher temperature regime with close data points.

# Bibliography

- [1] J. Duboz, "GaN as seen by the industry", physica status solidi (a), **176** (2000) 5.
- [2] S. Colak, B. Singer, and E. Stupp, "Lateral DMOS power transistor design", IEEE Electron Device Letters, 1 (1980) 51.
- [3] H. Kroemer, "Theory of a wide-gap emitter for transistors", Proceedings of the IRE, 45 (1957) 1535.
- [4] T. Mimura, S. Hiyamizu, T. Fujii, and K. Nanbu, "A new field-effect transistor with selectively doped  $GaAs/n-Al_xGa_{1-x}As$  heterojunctions", Japanese Journal of Applied Physics, **19** (1980) L225.
- [5] P. Chao, A. Tessmer, K. Duh, P. Ho, M. Kao, P. Smith, J. Ballingall, S. Liu, A. Jabra, G. Co, et al., "W-band low-noise InAlAs/InGaAs lattice-matched HEMTs", IEEE Electron Device Letters, **11** (1990) 59.
- [6] Y. Ohno and M. Kuzuhara, "Application of GaN-based heterojunction FETs for advanced wirelesscommunication", IEEE Transactions on Electron Devices, 48 (2001) 517.
- [7] H. Wang, Investigation of Power Semiconductor Devices for High Frequency High Density Power Converters, Ph.D. thesis, Virginia Polytechnic Institute and State University, 2007.
- [8] L. Wang, "Relationship between Intrinsic Breakdown Field and Bandgap of Materials," in 25th International Conference on Microelectronics, 2006, 576.
- [9] E. Johnson, "Physical limitations on frequency and power parameters of transistors", IRE International Convention Record, 13 (1965) 27.
- [10] I. Vurgaftman, J. Meyer, and L. Ram-Mohan, "Band parameters for III-V compound semiconductors and their alloys", Journal of Applied Physics, 89 (2001) 5815.
- [11] I. Vurgaftman and J. Meyer, "Band parameters for nitrogen-containing semiconductors", Journal of Applied Physics, 94 (2003) 3675.
- [12] C. Bulutay, B. K. Ridley, and N. A. Zakhleniuk, "Full-band polar optical phonon scattering analysis and negative differential conductivity in wurtzite gan", Physical Review B, 62 (2000) 15754.

- [13] H. Amano, N. Sawaki, I. Akasaki, and Y. Toyoda, "Metalorganic vapor phase epitaxial growth of a high quality GaN film using an AlN buffer layer", Applied Physics Letters, 48 (1986) 353.
- [14] N. Tanaka, "**窒化物化合物半導体電子デバイス作製プロセスとデバイス内電子輸送** に関する研究", Doctoral dissertation, (2010).
- [15] "2005 ITRS," http://www.itrs.net/Links/2005ITRS/Wireless2005.pdf, 2005.
- [16] "2007 ITRS," http://www.itrs.net/Links/2007ITRS/Wireless2007.pdf, 2007.
- [17] "2009 ITRS," http://www.itrs.net/Links/2009ITRS/Wireless2009.pdf, 2009.
- [18] S. Sze and K. Ng, *Physics of Semiconductor Devices*, Wiley-Interscience, 2007.
- [19] S. Adachi, Properties of group-IV, III-V and II-VI semiconductors, John Wiley & Sons Ltd, 2005.
- [20] B. J. Baliga, "Power semiconductor device figure of merit for high-frequency applications", IEEE Electron Device Letters, 10 (1989) 455.
- [21] H. Ohashi, I. Omura, S. Matsumoto, Y. Sato, H. Tadano, and I. Ishii, "Power electronics innovation with next generation advanced power devices", IEICE Transactions on Communications, 87 (2004) 3422.
- [22] O. Ambacher, J. Smart, J. Shealy, N. Weimann, K. Chu, M. Murphy, W. Schaff, L. Eastman, R. Dimitrov, L. Wittmer, M. Stutzmann, W. Rieger, and J. Hilsenbeck, "Two-dimensional electron gases induced by spontaneous and piezoelectric polarization charges in N-and Ga-face AlGaN/GaN heterostructures", Journal of Applied Physics, 85 (1999) 3222.
- [23] M. Khan, A. Bhattarai, J. Kuznia, and D. Olson, "High electron mobility transistor based on a GaN-AlGaN heterojunction", Applied Physics Letters, 63 (1993) 1214.
- [24] T. Hashizume, S. Ootomo, and H. Hasegawa, "Suppression of current collapse in insulated gate AlGaN/GaN heterostructure field-effect transistors using ultrathin Al<sub>2</sub>O<sub>3</sub> dielectric", Applied Physics Letters, 83 (2003) 2952.
- [25] C. Liu, E. F. Chor, and L. S. Tan, "Investigations of HfO<sub>2</sub>/AlGaN/GaN metaloxide-semiconductor high electron mobility transistors", Applied Physics Letters, 88 (2006) 173504.
- [26] A. Kawano, S. Kishimoto, Y. Ohno, K. Maezawa, T. Mizutani, H. Ueno, T. Ueda, and T. Tanaka, "AlGaN/GaN MIS-HEMTs with HfO<sub>2</sub> gate insulator", physica status solidi (c), 4 (2007) 2700.
- [27] Y. Liu, J. A. Bardwell, S. P. McAlister, S. Rolfe, H. Tang, and J. B. Webb, "Surface Passivation of AlGaN/GaN HFETs Using AlN Layer Deposited by Reactive Magnetron Sputtering", physica status solidi (c), 0 (2002) 69.

- [28] R. Stoklas, D. Gregušová, Š. Gaži, J. Novák, and P. Kordoš, "Performance of Al-GaN/GaN metal-insulator-semiconductor heterostructure field-effect transistors with AlN gate insulator prepared by reactive magnetron sputtering", J. Vac. Sci. Technol. B, 29 (2011) 01A809.
- [29] H.-A. Shih, M. Kudo, M. Akabori, and T. Suzuki, "Application of Sputtering-Deposited AlN Films to Gate Dielectric for AlGaN/GaN Metal–Insulator– Semiconductor Heterojunction Field-Effect Transistor", Japanese Journal of Applied Physics, 51 (2012) 02BF01.
- [30] H.-A. Shih, M. Kudo, and T. Suzuki, "Analysis of AlN/AlGaN/GaN metal-insulatorsemiconductor structure by using capacitance-frequency-temperature mapping", Applied Physics Letters, 101 (2012) 043501.
- [31] S. P. Le, T. Q. Nguyen, H.-A. Shih, M. Kudo, and T. Suzuki, "Low-frequency noise in AlN/AlGaN/GaN metal-insulator-semiconductor devices: A comparison with Schottky devices", Journal of Applied Physics, **116** (2014) 054510.
- [32] J.-C. Gerbedoen, A. Soltani, M. Mattalah, M. Moreau, P. Thevenin, and J.-C. D. Jaeger, "AlGaN/GaN MISHEMT with hBN as gate dielectric", Diamond and Related Materials, 18 (2009) 1039.
- [33] T. Q. Nguyen, H.-A. Shih, M. Kudo, and T. Suzuki, "Fabrication and characterization of BN/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors with sputtering-deposited BN gate dielectric", physica status solidi (c), 10 (2013) 1401.
- [34] J. Hwang, W. Schaff, B. Green, H. Cha, and L. Eastman, "Effects of a molecular beam epitaxy grown AlN passivation layer on AlGaN/GaN heterojunction field effect transistors", Solid State Electronics, 48 (2004) 363.
- [35] N. Tanaka, H. Takita, Y. Sumida, and T. Suzuki, "Reduction of self-heating in AlGaN/GaN HFETs using thick AlN surface passivation films", physica status solidi (c), 5 (2008) 2972.
- [36] N. Tanaka, Y. Sumida, H. Kawai, and T. Suzuki, "Delay Time Analysis of Al-GaN/GaN Heterojunction Field-Effect Transistors with AlN or SiN Surface Passivation", Japanese Journal of Applied Physics, 48 (2009) 04C099.
- [37] N. Tsurumi, H. Ueno, T. Murata, H. Ishida, Y. Uemoto, T. Ueda, K. Inoue, and T. Tanaka, "AlN Passivation Over AlGaN/GaN HFETs for Surface Heat Spreading", IEEE Transactions on Electron Devices, 57 (2010) 980.
- [38] S. Huang, Q. Jiang, S. Yang, C. Zhou, and K. Chen, "Effective Passivation of Al-GaN/GaN HEMTs by ALD-Grown AlN Thin Film", IEEE Electron Device Letters, 33 (2012) 516.

- [39] E. J. Miller, X. Z. Dang, H. H. Wieder, P. M. Asbeck, E. T. Yu, G. J. Sullivan, and J. M. Redwing, "Trap characterization by gate-drain conductance and capacitance dispersion studies of an AlGaN/GaN heterostructure field-effect transistor", Journal of Applied Physics, 87 (2000) 8070.
- [40] R. M. Chu, Y. G. Zhou, K. J. Chen, and K. M. Lau, "Admittance characterization and analysis of trap states in AlGaN/GaN heterostructures", physica status solidi (c), 0 (2003) 2400.
- [41] L. Semra, A. Telia, and A. Soltani, "Trap characterization in AlGaN/GaN HEMT by analyzing frequency dispersion in capacitance and conductance", Surface and Interface Analysis, 42 (2010) 799.
- [42] B. Gaffey, L. Guido, X. Wang, and T. Ma, "High-quality oxide/nitride/oxide gate insulator for GaN MIS structures", IEEE Transactions on Electron Devices, 48 (2001) 458.
- [43] R. Stoklas, D. Gregušová, J. Novák, A. Vescan, and P. Kordoš, "Investigation of trapping effects in AlGaN/GaN/Si field-effect transistors by frequency dependent capacitance and conductance analysis", Applied Physics Letters, 93 (2008) 124103.
- [44] J. J. Freedsman, T. Kubo, and T. Egawa, "Trap characterization of in-situ metal-organic chemical vapor deposition grown AlN/AlGaN/GaN metal-insulatorsemiconductor heterostructures by frequency dependent conductance technique", Applied Physics Letters, 99 (2011) 033504.
- [45] Y. Chiou, S. Chang, Y. Su, C. Wang, T. Lin, and B.-R. Huang, "Photo-CVD SiO<sub>2</sub> layers on AlGaN and AlGaN-GaN MOSHFET", IEEE Transactions on Electron Devices, 50 (2003) 1748.
- [46] M. Miczek, C. Mizue, T. Hashizume, and B. Adamowicz, "Effects of interface states and temperature on the C-V behavior of metal/insulator/AlGaN/GaN heterostructure capacitors", Journal of Applied Physics, 103 (2008) 104510.
- [47] Y. Q. Wu, T. Shen, P. Ye, and G. Wilk, "Photo-assisted capacitance-voltage characterization of high-quality atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub>/GaN metal-oxidesemiconductor structures", Applied Physics Letters, **90** (2007) 143504.
- [48] C. Mizue, Y. Hori, M. Miczek, and T. Hashizume, "Capacitance–Voltage Characteristics of Al<sub>2</sub>O<sub>3</sub>/AlGaN/ GaN Structures and State Density Distribution at Al<sub>2</sub>O<sub>3</sub>/AlGaN Interface", Japanese Journal of Applied Physics, 50 (2011) 021001.
- [49] T. Mizutani, H. Makihara, M. Akita, Y. Ohno, S. Kishimoto, and K. Maezawa, "Measurement of Frequency Dispersion of AlGaN/GaN High Electron Mobility Transistors", Japanese Journal of Applied Physics, 42 (2003) 424.

- [50] M. Faqir, G. Verzellesi, F. Fantini, F. Danesin, F. Rampazzo, G. Meneghesso, E. Zanoni, A. Cavallini, A. Castaldini, N. Labat, A. Touboul, and C. Dua, "Characterization and analysis of trap-related effects in AlGaN–GaN HEMTs", Microelectronics Reliability, 47 (2007) 1639.
- [51] Y. Nakano and T. Jimbo, "Interface properties of SiO<sub>2</sub>/n-GaN metal-insulatorsemiconductor structures", Applied Physics Letters, 80 (2002) 4756.
- [52] T. Okino, M. Ochiai, Y. Ohno, S. Kishimoto, K. Maezawa, and T. Mizutani, "Drain current DLTS of AlGaN-GaN MIS-HEMTs", IEEE Electron Device Letters, 25 (2004) 523.
- [53] G. Brammertz, K. Martens, S. Sioncke, A. Delabie, M. Caymax, M. Meuris, and M. Heyns, "Characteristic trapping lifetime and capacitance-voltage measurements of GaAs metal-oxide-semiconductor structures", Applied Physics Letters, **91** (2007) 133510.
- [54] P. Kordoš, R. Stoklas, D. Gregušová, Š. Gaži, and J. Novák, "Trapping effects in Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN metal-oxide-semiconductor heterostructure field-effect transistor investigated by temperature dependent conductance measurements", Applied Physics Letters, **96** (2010) 013505.
- [55] H.-A. Shih, M. Kudo, and T. Suzuki, "Gate-control efficiency and interface state density evaluated from capacitance-frequency-temperature mapping for GaN-based metal-insulator-semiconductor devices", Journal of Applied Physics, **116** (2014) 184507.
- [56] K. Lehovec, "Frequency dependence of the impedance of distributed surface states in MOS structures", Applied Physics Letters, 8 (1966) 48.
- [57] D. Look, G. Farlow, P. Drevinsky, D. Bliss, and J. Sizelove, "On the nitrogen vacancy in GaN", Applied Physics Letters, 83 (2003) 3525.
- [58] J. Kim, H. Jang, and J. Lee, "Mechanism for Ohmic contact formation of Ti on n-type GaN investigated using synchrotron radiation photoemission spectroscopy", Journal of Applied Physics, **91** (2002) 9214.
- [59] J. Ziegler, J. Biersack, and M. Ziegler, SRIM-The stopping and range of ions in matter, SRIM Co., 2008.
- [60] S. O. Kucheyev, J. Williams, and S. J. Pearton, "Ion implantation into gan", Materials Science and Engineering: R: Reports, 33 (2001) 51.
- [61] C. Ronning, E. Carlson, and R. F. Davis, "Ion implantation into gallium nitride", Physics Reports, 351 (2001) 349.
- [62] S. Pearton, C. Vartuli, J. Zolper, C. Yuan, and R. Stall, "Ion implantation doping and isolation of GaN", Applied Physics Letters, 67 (1995) 1435.

- [63] X. Cao, S. Pearton, G. Dang, A. Zhang, F. Ren, R. Wilson, and J. Van Hove, "Creation of high resistivity GaN by implantation of Ti, O, Fe, or Cr", Journal of Applied Physics, 87 (2000) 1091.
- [64] N. Maeda, M. Hiroki, N. Watanabe, Y. Oda, H. Yokoyama, T. Yagi, T. Makimoto, T. Enoki, and T. Kobayashi, "Systematic study of insulator deposition effect (Si3N4, SiO2, AlN, and Al2O3) on electrical properties in AlGaN/GaN heterostructures", Japanese Journal of Applied Physics, 46 (2007) 547.
- [65] V. M. Bermudez, C.-I. Wu, and A. Kahn, "Aln films on gan: Sources of error in the photoemission measurement of electron affinity", Journal of Applied Physics, 89 (2001).
- [66] J. Robertson and B. Falabretti, "Band offsets of high k gate oxides on iii-v semiconductors", Journal of Applied Physics, 100 (2006) 014111.
- [67] M. L. Huang, Y. Chang, C. H. Chang, T. Lin, J. Kwo, T. B. Wu, and M. Hong, "Energy-band parameters of atomic-layer-deposition al2o3/ingaas heterostructure", Applied Physics Letters, 89 (2006) 012903.
- [68] N. Maeda, T. Makimura, T. Maruyama, C. Wang, M. Hiroki, H. Yokoyama, T. Makimoto, T. Kobayashi, and T. Enoki, "Dc and rf characteristics in al<sub>2</sub>o<sub>3</sub>/si<sub>3</sub>n<sub>4</sub> insulatedgate algan/gan heterostructure field-effect transistors", Japanese Journal of Applied Physics, 44 (2005) L646.
- [69] K. Saito, T. Ono, M. Shimada, N. Shigekawa, and T. Enoki, "Al/aln/inp metalinsulator-semiconductor-diode characteristics with amorphous aln films deposited by electron-cyclotron-resonance sputtering", Japanese Journal of Applied Physics, 44 (2005) 334.
- [70] N. Tsurumi, H. Ueno, T. Murata, H. Ishida, Y. Uemoto, T. Ueda, K. Inoue, and T. Tanaka, ", 7th Topical Workshop on Heterostructure Microelectronics, 2007, p. 79., .
- [71] G. Slack, R. Tanzilli, R. Pohl, and J. Vandersande, "Intrinsic thermal conductivity of AlN", Journal of Physics and Chemistry of Solids, **48** (1987) 641.
- [72] L. Lipkin and J. Palmour, "Insulator investigation on sic for improved reliability", IEEE Transactions on Electron Devices, 46 (1999) 525.
- [73] T. Adam, J. Kolodzey, C. Swann, M. Tsao, and J. Rabolt, "The electrical properties of mis capacitors with aln gate dielectrics", Applied Surface Science, 175-176 (2001) 428.
- [74] M.-A. Dubois and P. Muralt, "Properties of aluminum nitride thin films for piezoelectric transducers and microwave filter applications", Applied Physics Letters, 74 (1999) 3032.

- [75] H. Kawai, M. Hara, F. Nakamura, and S. Imanaga, "Aln/gan insulated gate heterostructure fet with regrown n+ gan ohmic contact", Electronics Letters, 34 (1998) 592.
- [76] H. Yamashita, K. Fukui, S. Misawa, and S. Yoshida, "Optical properties of aln epitaxial thin films in the vacuum ultraviolet region", Journal of Applied Physics, 50 (1979) 896.
- [77] T. Hashizume, S. Ootomo, R. Nakasaki, S. Oyama, and M. Kihara, "X-ray photoelectron spectroscopy characterization of algan surfaces exposed to air and treated in nh[sub 4]oh solution", Applied Physics Letters, 76 (2000) 2880.
- [78] T. Ma and R. Barker, "Surface-state spectra from thick-oxide MOS tunnel junctions", Solid-State Electronics, 17 (1974) 913.
- [79] J. Antoszewski, M. Gracey, J. Dell, L. Faraone, T. A. Fisher, G. Parish, Y. F.Wu, U. Mishra, "Scattering mechanisms limiting two-dimensional electron gas mobility in Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN modulation-doped field-effect transistors", Journal of Applied Physics, 87 (2000) 3900.
- [80] X. Qin, A. Lucero, A. Azcatl, J. Kim, and R. M. Wallace, "In situ x-ray photoelectron spectroscopy and capacitance voltage characterization of plasma treatments for Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN stacks", Applied Physics Letters, **105** (2014) 011602.

# List of publications

#### **Refereed Journal**

- <u>Hong-An Shih</u>, Masahiro Kudo, Masashi Akabori, and Toshi-kazu Suzuki, "Application of Sputtering-Deposited AlN Films to Gate Dielectric for AlGaN/GaN Metal-Insulator-Semiconductor Heterojunction Field-Effect Transistor" Japanese Journal of Applied Physics, **51**, 02BF01 (2012).
- Masahiro Kudo, <u>Hong-An Shih</u>, Masashi Akabori, and Toshi-kazu Suzuki, "Fabrication and Analysis of AlN/GaAs(001) and AlN/Ge/GaAs(001) Metal-Insulator-Semiconductor Structures" Japanese Journal of Applied Physics, **51**, 02BF07 (2012).
- Cong Thanh Nguyen, <u>Hong-An Shih</u>, Masashi Akabori, and Toshi-kazu Suzuki, "Electron distribution and scattering in InAs films on low-k flexible substrates" Applied Physics Letters, **100**, 232103 (2012).
- <u>Hong-An Shih</u>, Masahiro Kudo, and Toshi-kazu Suzuki, "Analysis of AlN/AlGaN/GaN metal-insulator-semiconductor structure by using capacitance-frequency-temperature mapping" Applied Physics Letters, **101**, 043501 (2012).
- Tuan Quy Nguyen, <u>Hong-An Shih</u>, Masahiro Kudo, and Toshi-kazu Suzuki, "Fabrication and characterization of BN/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors with sputtering-deposited BN gate dielectric" physica status solidi (c), **10**, 1401 (2013).
- Son Phuong Le, Tuan Quy Nguyen, <u>Hong-An Shih</u>, Masahiro Kudo, and Toshi-kazu Suzuki, "Low-frequency noise in AlN/AlGaN/GaN metal-insulator-semiconductor devices: A comparison with Schottky devices" Journal of Applied Physics, **116**, 054510 (2014).
- <u>Hong-An Shih</u>, Masahiro Kudo, and Toshi-kazu Suzuki, "Gate-control efficiency and interface state density evaluated from capacitance-frequency-temperature mapping for GaN-based metal-insulator-semiconductor devices" Journal of Applied Physics, 116, 184507 (2014).

#### Refereed International Conference (including Invited Talk)

- <u>H.-A. Shih</u>, M. Kudo, M. Akabori, and T. Suzuki, "Sputtered amorphous AlN gate dielectric for AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistor" 2011 International Conference on Solid State Devices and Materials, Nagoya, Japan, September 28-30, A-1-6 (2011). Oral presentation
- M. Kudo, <u>H.-A. Shih</u>, M. Akabori, and T. Suzuki, "Fabrication and analysis of AlN/GaAs(001) metal-insulator-semiconductor (MIS) structure" 2011 International Conference on Solid State Devices and Materials, Nagoya, Japan, September 28-30, A-8-6 (2011). Oral presentation
- <u>H.-A. Shih</u>, T. Q. Nguyen, M. Kudo, and T. Suzuki, "Characterization of gatecontrol efficiency in AlN/AlGaN/GaN metal-insulator-semiconductor structure by capacitance-frequency-temperature mapping" 2012 International Conference on Solid State Devices and Materials, Kyoto, Japan, September 25-27, F-7-3 (2012). Oral presentation
- M. Kudo, <u>H.-A. Shih</u>, and T. Suzuki, "Interface analysis of AlN/InAs(001) and AlN/Ge/InAs(001) by angle-resolved X-ray photoelectron spectroscopy" 2012 International Conference on Solid State Devices and Materials, Kyoto, Japan, September 25-27, PS-6-18 (2012). Poster presentation
- T. Suzuki, <u>H.-A. Shih</u>, and M. Kudo, "Characterization and analysis of GaN-based metal-insulator-semiconductor heterojunction field-effect transistors—A method using capacitance-frequency-temperature mapping (Invited)" 40th International Symposium on Compound Semiconductors, Kobe, Japan, May 19-23, TuC4-2 (2013). Invited talk
- T. Q. Nguyen, <u>H.-A. Shih</u>, M. Kudo, and T. Suzuki, "AlGaN/GaN metal-insulatorsemiconductor heterojunction field-effect transistor with sputtering-deposited BN gate dielectric" 40th International Symposium on Compound Semiconductors, Kobe, Japan, May 19-23, TuC3-4 (2013). Oral presentation
- M. Kudo, T. Q. Nguyen, <u>H.-A. Shih</u>, and T. Suzuki, "X-ray photoelectron spectroscopy for BN/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors" 10th Topical Workshop on Heterostructure Microelectronics, Hako-date, Japan, September 2-5, 4-4 (2013). Poster presentation
- T. Q. Nguyen, T. Ui, M. Kudo, <u>H.-A. Shih</u>, and T. Suzuki, "Application of Al-TiO thin films to AlTiO/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors" 2013 International Conference on Solid State Devices and Materials, Fukuoka, Japan, September 24-27, J-2-2 (2013). Oral presentation
- T. Q. Nguyen, T. Ui, M. Kudo, <u>H.-A. Shih</u>, N. Hashimoto, and T. Suzuki, "Temperaturedependent characteristics of AlTiO/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors (MIS-HFETs)" 2014 Asia-Pacific Workshop on

Fundamentals and Applications of Advanced Semiconductor Devices, Kanazawa, Japan, July 1-3, 7A-3 (2014). Oral presentation

S. P. Le, T. Q. Nguyen, <u>H.-A. Shih</u>, M. Kudo, and T. Suzuki, "Low-frequency noise of intrinsic gated region in AlN/AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors (MIS-HFETs)" 2014 International Conference on Solid State Devices and Materials, Tsukuba, Japan, September 8-11, E-1-5 (2014). Oral presentation

#### Other Conference (including Invited Talk)

- <u>H.-A. Shih</u>, M. Kudo, M. Akabori, and T. Suzuki, "Characterization of sputtered AlN amorphous films and their applications to AlGaN/GaN MIS-HFET" The Institute of Electronics, Information and Communication Engineers—Electron Device Conference, Nagaoka, July 29-30, ED2011-39 (2011). Oral presentation
- 工藤昌宏, Hong-An Shih, 赤堀誠志, 鈴木寿一, "GaAs(001) 上の AlN スパッタ堆積 および Al<sub>2</sub>O<sub>3</sub> 原子層堆積における表面前処理の効果"電子情報通信学会電子デバイ ス研究会, 長岡, 7月 29-30 日, ED2011-42 (2011). 口頭発表
- <u>H.-A. Shih</u>, M. Kudo, M. Akabori, and T. Suzuki, "Investigation of AlN/AlGaN/GaN MIS-HFET by temperature-dependent measurements of frequency dispersion in C-V characteristics" The 59th Spring Meeting of Japan Society of Applied Physics, Tokyo, March 15-18, 17a-E3-9 (2012). Oral presentation
- 四郎園政隆, Hong-An Shih, 鈴木寿一, "AlGaN/GaN 電界効果トランジスタおよび ショットキーダイオードにおける低周波揺らぎ"第 59 回応用物理学関係連合講演会, 東京, 3月 15-18日, 17p-E3-9 (2012). 口頭発表
- <u>H.-A. Shih</u>, M. Kudo, and T. Suzuki, "Temperature dependence of frequency dispersion in *C-V* characteristics of AlN/AlGaN/GaN MIS-HFET" The Institute of Electronics, Information and Communication Engineers—Electron Device Conference, Fukui, July 26-27, ED2012-43 (2012). Oral presentation
- <u>H.-A. Shih</u>, T. Q. Nguyen, M. Kudo, and T. Suzuki, "Gate-control efficiency in AlN/AlGaN/GaN metal-insulator-semiconductor structure characterized by capacitance-frequency-temperature mapping" The 73th Autumn Meeting of Japan Society of Applied Physics, Matsuyama, September 11-14, 11a-PA5-10 (2012). Poster presentation
- ・ 鈴木寿一, <u>Hong-An Shih</u>, 工藤昌宏, "容量-周波数-温度マッピングによる GaN 系金属-絶縁体-半導体デバイスの解析"電子情報通信学会電子デバイス研究会, 富山, 8月8-9日, ED2013-40 (2013). 招待講演
- 山本裕司, Tuan Quy Nguyen, <u>Hong-An Shih</u>, 工藤昌宏, 鈴木寿一, "スパッタリング 堆積 BN 膜の AlGaN/GaN 金属-絶縁体-半導体ヘテロ接合電界効果トランジスタヘ

の応用"電子情報通信学会電子デバイス研究会,富山,8月8-9日,ED2013-41 (2013). 口頭発表

• <u>H.-A. Shih</u>, M. Kudo, T. Q. Nguyen, and T. Suzuki, "Interface state density, gatecontrol efficiency, and intrinsic transconductance of AlN/AlGaN/GaN metal-insulatorsemiconductor devices" The 61th Spring Meeting of Japan Society of Applied Physics, Sagamihara, March 17-20, 19p-D8-12 (2014). Oral presentation

## Acknowledgements

First and foremost, I would like to express my sincere appreciation and gratitude to my advisor, Dr. Toshi-kazu Suzuki, for guiding me through this work with his in-depth knowledge and influencing me with his scientific temperament of relentless pursuit for truth. A mindset not compromising to easy answers is, to me, the most precious lesson I have learnt.

Many thanks to Dr. Masashi Akabori for his useful discussions on research issues and technical supports on the operation of experimental equipments.

A special thanks to a great senior, Dr. Masahiro Kudo, for supporting and tutoring me in many aspects of this research. Without his efforts, this research could not have been as complete as it is.

In addition, I would like to thank Dr. Nariaki Tanaka for his insightful comments on the experiment, which mark the start of this research.

Many thanks to my lab members, Dr. Cong Thanh Nguyen, Mr. Tuan Quy Nguyen, Mr. Son Phuong Le, Mr. Kyohei Matsukiyo, Mr. Masataka Shirouzono, Mr. Toshimasa Ui, Mr. Yuji Yamamoto, Ms. Tian Yang, Mr. Jiqing Liang, and Mr. Shinya Yamaguchi, who I shared the laughter with and went through the hard times together. These friendships have made the graduate school life a much memorable experience.

Finally, I would like to express my heartfelt gratitude to my family for their supports when I chose to start this long and winding journey, and all the way having faith in me.