| Title | Silicon on insulator for symmetry-converted growth | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Author(s) | Fujikawa, Y.; Yamada-Takamura, Y.; Yoshikawa, G.;<br>Ono, T.; Esashi, M.; Zhang, P. P.; Lagally, M.<br>G.; Sakurai, T. | | Citation | Applied Physics Letters, 90(24): 243107 | | Issue Date | 2007-06-11 | | Туре | Journal Article | | Text version | publisher | | URL | http://hdl.handle.net/10119/4970 | | Rights | Copyright 2007 American Institute of Physics. This article may be downloaded for personal use only. Any other use requires prior permission of the author and the American Institute of Physics. The following article appeared in Y. Fujikawa, Y. Yamada-Takamura, G. Yoshikawa, T. Ono, M. Esashi, P. P. Zhang, M. G. Lagally and T. Sakurai, Applied Physics Letters, 90(24), 243107- (2007) and may be found at http://link.aip.org/link/?APPLAB/90/243107/1 | | Description | | ## Silicon on insulator for symmetry-converted growth Y. Fujikawa, <sup>a)</sup> Y. Yamada-Takamura, and G. Yoshikawa *Institute for Materials Research, Tohoku University, Sendai 980-8577, Japan* ## T. Ono and M. Esashi Faculty of Engineering, Tohoku University, Sendai 980-8579, Japan ## P. P. Zhang and M. G. Lagally University of Wisconsin-Madison, Madison, Wisconsin 53706 ## T. Sakurai Institute for Materials Research, Tohoku University, Sendai 980-8577, Japan (Received 5 March 2007; accepted 18 May 2007; published online 12 June 2007) Integration of metals and semiconductors having three- or sixfold symmetry on device-oriented [i.e., (001)] silicon wafers, which have fourfold symmetry, has been a long-standing challenge. The authors demonstrate that, by using symmetry-converted (111) silicon on insulator, wurtzite-structure gallium nitride, which has threefold symmetry, can be integrated with Si(001). The stability of the symmetry-converted Si(111) layer makes this technique appealing to the commercial integration of wide-ranging important materials onto Si(001) base wafers. © 2007 American Institute of Physics. [DOI: 10.1063/1.2748099] Silicon serves as the fundamental material for the semiconductor industry because of its superior processability in the fabrication of various device structures and especially because of its ability to form a high-quality oxide. Si(001), with a square surface lattice, has been used for actual device fabrication primarily because of the lower interface state density. A major and important class of materials having three- or sixfold symmetries has intrinsic difficulty growing on Si(001) because the symmetry mismatch at the interface induces polycrystalline-film formation and roughness, factors that seriously degrade electronic and optoelectronic performances. For this reason, many important and interesting systems, such as Pb quantum wells, where the quantum size effect controls superconductivity, organic network structures,<sup>2</sup> and GaN films<sup>3-6</sup> with promising applications for optoelectronics and power devices, have been studied using Si(111) substrates, thus at least avoiding the symmetry mismatch issue. However, the use of Si substrates with indices other than (001) in technology has been limited by the poor quality of oxide/Si interface mentioned above. In this letter, we present a general solution for this longstanding problem by utilizing a silicon-on-insulator (SOI) structure where a thin Si(111) layer is bonded to Si(001) via the oxide layer. We can thus use the Si(111) template layer in those regions where we need to integrate a three- or sixfold symmetric material, while using the Si(001) wafer in other regions to create complementary metal oxide semiconductor electronic devices. This SOI structure provides a uniform $Si(111)-7 \times 7$ clean surface using the surface treating method recently developed for the Si(001)-SOI surface. The thin Si layer with the clean surface is stable up to 800 °C, enabling the growth of a broad range of materials tested previously on $Si(111)-7\times7$ . A GaN film is directly grown on this SOI structure to demonstrate the validity of our approach. The ultrathin Si(111) layer, with a thickness of 14 nm, is stable against the irradiation of Ga- and N-plasma fluxes at the growth temperature, which results in the formation of uniform N-polar GaN film on the SOI structure. A SOI wafer with a 100 nm thick Si(111) template layer and 200 nm thick oxide layer on a Si(001) handle wafer, fabricated by the Smart Cut<sup>TM</sup> technique, was obtained from SOITEC. The Si(111) layer has a resistance of $13-22 \Omega$ cm. This layer was oxidized at 1100 °C for 80 min. The oxidized surface layer was removed by HF to leave 14 nm of unoxidized Si(111), as measured using ellipsometry. This SOI (Fig. 1) was used for the present work. The ex situ cleaning of the sample was achieved by treating it in HCl and H<sub>2</sub>O<sub>2</sub> solutions (HCl (35% aq.):H<sub>2</sub>O<sub>2</sub> (30% aq.):purified water =4:5:5) at 80 °C for 10 min twice, removing surface oxide with 5% HF solution after the first treatment. The thickness decrease by this treatment is estimated as 1 nm or less, which is the typical thickness of the native-oxide layer. The specimen was loaded in an ultrahigh vacuum molecular beam epitaxy-scanning probe microscope (UHV MBE-SPM) system, which consists of three UHV chambers (SPM, photoemission, and MBE) with base pressures better than $1.0 \times 10^{-8}$ Pa and an additional high-vacuum load-lock chamber. After a degas at 600 °C for 12 h, 1 ML/min of Si flux from a resistively heated Si wafer was applied for 5 min to the specimen surface held at 750 °C to remove the surface oxide layer that had built up during the transfer and degas. Finally, the specimen was annealed at 800 °C for 2 min to obtain the Si(111)-7 $\times$ 7 reconstruction. GaN was grown following the method described in Ref. 5. The SOI substrate is nitrided by a N plasma (rf power: 300 W, N2 pressure: 2 $\times 10^{-3}$ Pa) at substrate temperature of 700 °C for 3 min to form a silicon nitride layer prior to the growth. After that, the N-plasma condition is set at rf power of 300 W and N<sub>2</sub> pressure of $3 \times 10^{-3}$ Pa for the growth. GaN is nucleated and grown at a fixed substrate temperature of 750 °C, and the Ga K-cell temperature is kept at 980 °C for the nucleation layer growth, to give a relatively lower beam equivalent pressure (BEP) of $1.3 \times 10^{-4}$ Pa at the Ga flux monitor. These parameters assure a N-rich condition to allow uniform N-polar nucleation at the initial growth stage. After 10-20 min of nucleation layer growth, the K-cell temperature is increased a)Electronic mail: fujika-0@imr.tohoku.ac.jp FIG. 1. Schematic diagram of the SOI structure used for GaN growth. A thin Si(111) template layer is bonded with a Si(001) substrate via $SiO_2$ layer, converting the substrate symmetry from square to hexagonal. to 1050 °C (BEP: $3.5 \times 10^{-4}$ Pa) to change the growth condition to a Ga-rich one, in order to grow a flat GaN film. All growth processes are monitored in real time by reflection high-energy electron diffraction (RHEED). GaN films approximately 300 nm thick were grown. Scanning tunneling microscopy (STM) observations are carried out with a W tip installed in the JEOL-4500A SPM head at a tunneling current of 30 pA. The STM tip is located at the center of the specimen, which has a width of 1.2 mm and a 3 mm gap at its center, between tantalum sheet clamps at both ends. Figure 2 shows STM images of the symmetry-converted SOI surface prepared by cleaning with in situ Si deposition and successive annealing. A uniform surface with flat terraces is observed, accompanied by typical Si(111)-7 $\times$ 7 atomic structures. The $Si(001)-2\times1$ dimer-row structure can be observed after flash heating this specimen at 1350 °C (not shown). At this temperature, the oxide decomposes and the Si(111) template layer will disappear with it. The fact that we observe first the clean-Si(111) surface structure and later, after oxide decomposition, the Si(001) surface structure confirms that the surface Si(111) layer was bonded to Si(001). The stable tunneling current to the thin Si(111) layer assures that the Si(111) template layer, which is the only possible source of the conductivity on the insulating oxide layer, maintains connectivity to the end of the specimen even after the surface treatment. Resistance measurements of the point contact of the STM tip to the sample surface give stable values in the range of $10^7 \Omega$ . Because point contacts to bulk-Si(111) surfaces always give resistances of $10^6 \Omega$ or less, the higher resistance measured for the thin template layer of SOI(111)/Si(001) must be dominated by the sheet resistance of the Si(111) template layer with its clean-Si(111) surface. The carrier density in the 14 nm Si(111) template layer is estimated to be 10<sup>15</sup> cm<sup>-3</sup> from the resistance of the original wafer, giving an areal density of 10° cm<sup>-2</sup> in the Si(111) template layer. This density is much smaller than the adatom density on the $Si(111)-7\times7$ surface $(10^{14} \text{ cm}^{-2})$ or the oxide/Si(111) interface trap density [1011-1012/cm2 eV for the Si(111)/SiO<sub>2</sub> interface, distributed uniformly across the 1.1 eV wide band gap<sup>8</sup>]. Therefore, with this thickness of template layer, the carriers in the bulk band are totally FIG. 2. (Color online) STM images of the Si(111)- $7 \times 7$ reconstructed surface on the SOI structure, obtained by the Si deposition cleaning method. Sample bias voltage is set at -1.0 V (inset: +1.3 V), and scan size is $100 \times 100 \text{ nm}^2$ (inset: $25 \times 25 \text{ nm}^2$ ). depleted<sup>7</sup> because it is known that the Si(111)- $7 \times 7$ surface pins the Fermi level almost exactly at the middle of the band gap.<sup>9</sup> Therefore, the charge carrier transport through the thin Si(111) membrane observed here, which enables the STM observation, cannot be via conventional bulk conduction but must be via the Si(111) surface state bands directly. The resistance of the same SOI surface increases to $10^{10}~\Omega$ by depositing a fraction of a monolayer of Ga to form the Si(111)- $\sqrt{3}\times\sqrt{3}$ -Ga reconstruction. This reconstruction eliminates the in-gap surface bands of the clean surface <sup>10</sup> and thus eliminates the surface conduction channel. This resistance change is completely reversible with the removal of Ga at 750 °C, a result that allows us to exclude the possibilities of permanent changes in morphology and doping status. The observations above strongly support our conclusion on the mechanism of conduction in these films. GaN is grown on this well-defined Si(111)- $7 \times 7$ reconstructed structure. RHEED observations of the clean substrate [Fig. 3(a)] give a $7 \times 7$ streak pattern with no evidence of possible agglomeration of Si three-dimensional islands in FIG. 3. (Upper row) Sequential change of RHEED patterns during the growth of GaN films on symmetry-converted SOI, observed with an electron beam parallel to $\mathrm{Si}\langle 1\bar{1}0\rangle$ showing (a) the $7\times7$ reconstruction of the SOI(111) surface, (b) nucleation of wurtzite GaN, and (c) after film growth. (Lower row) Sequential change of surface reconstruction with the deposition of additional Ga on the GaN film at room temperature observed with an electron beam parallel to $\mathrm{GaN}\langle 1\bar{1}20\rangle$ , which aligns to $\mathrm{Si}\langle 1\bar{1}0\rangle$ . The patterns correspond to $\mathrm{GaN}(000\bar{1})$ -(d) $3\times3$ , (e) $6\times6$ , and (f) $c(6\times12)$ reconstructions with higher intensity in three time streaks, which are all known for the N-polar GaN surface. Downloaded 26 Sep 2008 to 150.65.206.250. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp the Si(111) template layer (spots in the RHEED pattern) before growth. Initial nitridation gives a diffuse RHEED pattern, indicating the existence of a disordered nitride layer on the surface. Because the initial nucleation is performed under N-rich conditions to allow initial N-polar nucleaction,<sup>5</sup> the lack of a Ga surfactant effect<sup>11</sup> causes the growth to proceed in the three-dimensional mode. At this nucleation stage of GaN, we obtain a RHEED pattern [Fig. 3(b)] consisting of transmission diffraction spots, without any streaky component from possible regions of flat growth. From this transmission RHEED pattern, GaN is determined to be wurtzitic, having the following epitaxial relationship with the Si(111) layer: GaN $\langle 0001 \rangle \| \text{Si} \langle 111 \rangle$ and GaN $\langle \overline{11}20 \rangle \| \text{Si} \langle 1\overline{10} \rangle$ , similar to earlier results on conventional bulk Si(111). After changing the growth condition to a Ga-rich one, the RHEED pattern recovers its streaky nature [Fig. 3(c)], indicating improvement to a smoother surface morphology under these conditions. The GaN in-plane lattice constant, derived from the RHEED analysis, is 0.319±0.002 nm. This value, close to that of pure GaN, suggests that the lattice mismatch stress between the GaN film and Si(111) is mostly relaxed via the generation of dislocations, within experimental error. GaN surfaces are known to exhibit prominent reconstructed features upon the deposition of Ga, depending on the film polarity. Ga deposition on the GaN film formed on the SOI(111) structure results in clear and high-intensity $3 \times 3$ , $6 \times 6$ , and $c(6 \times 12)$ RHEED patterns [Figs. 3(d)-3(f)], depending on the amount of Ga deposited on the $1 \times 1$ surface, which are typical of the N-polar film. STM observations of these Ga covered surfaces demonstrate uniform imaging of atomically resolved features (Fig. 4), which has been reported for N-polar reconstructions. Antipolar domains, typically covered by a Ga-fluid surface after Ga termination, were never found in our observations, confirming that N-polar GaN was selectively grown on the SOI(111) surface. Even at the end of the growth, the conductivity of the SOI structure was not damaged. The growth of GaN on conventional SOI(001) (Ref. 13) and conventional SOI(111) (Ref. 14) [template and handle wafer both Si(111) and also a much larger template layer thickness] has been investigated with the goal of enhancing strain relaxation between the GaN and the Si. The improved relaxation of residual strain in a thick GaN layer has already been reported on a 200 nm thick (111) SOI layer without symmetry conversion. <sup>14</sup> The stability of ultrathin SOI(111) layers down to at least 10 nm widens the application of this symmetry conversion technique by allowing the completion of strain relaxation in an earlier stage of growth. The wurtzite GaN growth on symmetry-converted SOI with a (001) handle and a (111) oriented template layer, shown in this letter, has potential technological importance by enabling integrated GaN devices intermingled with Si controlling circuits on a single chip. Direct growth of single-domain wurtzite GaN on vicinal Si(001) via an AlN seed layer saims at the same goal. The growth of GaN on SOI reported here will be more suitable for integration of GaN with Si devices because it is possible to avoid direct contact of other elements with Si(001) and there is no need for a large miscut angle of the Si(001) substrate. The Si(111) template layer is stable under a nitrogen flux for nitridation and a Ga flux for successive growths at temperatures between 700 and 800 °C. This stability of a thin Si(111) layer on the FIG. 4. (Color online) STM images of the GaN(000 $\overline{1}$ )- (a) $6\times6$ and (b) $c(6\times12)$ reconstructed surfaces obtained by Ga deposition on the GaN films grown on the SOI structure. Scan size is $20\times20$ nm<sup>2</sup>. Insets are the magnified images $(5\times5$ nm<sup>2</sup>). Sample bias voltages are set at (a) +1.1 V (inset: -0.9 V) and (b) +1.1 V (inset: -1.0 V). A phase boundary originating from rotated reconstruction is seen in the upper part of the $c(6\times12)$ image. SOI structure enables most of the heteroepitaxial growths reported on Si(111)- $7\times7$ that can be performed at lower growth temperatures. The stability of the orientation converted SOI membrane on Si(001) observed here would enable general integration of the intriguing class of materials with three- or sixfold surface symmetries, 1,2 as well as functional high-index surfaces, 16 with Si devices. This work was supported by a Grant-in-Aid for Scientific Research from Japan Society for the Promotion of Science, as well as Nippon Sheet Glass Foundation for Materials Science and Engineering, Japan. The work of the two of the authors (P.P.Z. and M.G.L.) was supported by DOE (Grant No. DE-FG02-03ER46028) and AFOSR (Grant No. FA9550-06-1-0487). <sup>1</sup>Y. Guo, Y.-F. Zhang, X.-Y. Bao, T.-Z. Han, Z. Tang, L.-X. Zhang, W.-G. Zhu, E. G. Wang, Q. Niu, Z. Q. Qiu, J.-F. Jia, Z.-X. Zhao, and Q.-K. Xue, Science **306**, 1915 (2004). <sup>2</sup>J. A. Theobald, N. S. Oxtoby, M. A. Phillips, N. R. Champness, and P. H. Beton, Nature (London) **424**, 1029 (2003). <sup>3</sup>T. Takeuchi, H. Amano, K. Hiramatsu, N. Sawaki, and I. Akasaki, J. Cryst. Growth 115, 634 (1991). <sup>4</sup>T. D. Moustakas, T. Lei, and R. J. Molnar, Physica B **185**, 36 (1993). <sup>5</sup>Z. T. Wang, Y. Yamada-Takamura, Y. Fujikawa, T. Sakurai, and Q. K. Xue, Appl. Phys. Lett. **87**, 032110 (2005). <sup>6</sup>Y. Yamada-Takamura, Z. T. Wang, Y. Fujikawa, T. Sakurai, Q. K. Xue, J. Tolle, P.-L. Liu, A. V. G. Chizmeshya, J. Kouvetakis, and I. S. T. Tsong, Phys. Rev. Lett. **95**, 266105 (2005). <sup>7</sup>P. P. Zhang, E. Tevaarwerk, B.-N. Park, D. E. Savage, G. K. Celler, I. Knezevic, P. G. Evans, M. A. Eriksson, and M. G. Lagally, Nature (London) **439**, 703 (2006). <sup>8</sup>S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. (Wiley, New York, 1981), pp. 32 and 385. <sup>9</sup>R. I. G. Uhrberg, G. V. Hansson, J. M. Nicholls, P. E. S. Persson, and S. A. Flodström, Phys. Rev. B **31**, 3805 (1985); F. J. Himpsel, Th. Fauster, and G. Hollinger, Surf. Sci. **132**, 22 (1983). <sup>10</sup>J. M. Nicholls, B. Reihl, and J. E. Northrup, Phys. Rev. B **35**, 4137 (1987). <sup>11</sup>G. Mula, C. Adelmann, S. Moehl, J. Oullier, and B. Daudin, Phys. Rev. B 64, 195406 (2001); N. Gogneau, E. Sarigiannidou, E. Monroy, S. Monnoye, H. Mank, and B. Daudin, Appl. Phys. Lett. 85, 1421 (2004). <sup>12</sup>A. R. Smith, R. M. Feenstra, D. W. Greve, J. Neugebauer, and J. E. Northrup, Phys. Rev. Lett. **79**, 3934 (1997); Appl. Phys. A: Mater. Sci. Process. **66**, S947 (1998). <sup>13</sup>J. Cao, D. Pavlidis, Y. Park, J. Singh, and A. Eisenbach, J. Appl. Phys. 83, 3829 (1998). <sup>14</sup>S. Q. Zhou, A. Vantomme, B. S. Zhang, H. Yang, and M. F. Wu, Appl. Phys. Lett. **86**, 081912 (2005). <sup>15</sup>F. Schulze, A. Dadgar, J. Bläsing, A. Diez, and A. Krost, Appl. Phys. Lett. 88, 121114 (2006). <sup>16</sup>Y. Fujikawa, T. Nagao, Y. Yamada-Takamura, T. Sakurai, T. Hashimoto, Y. Morikawa, K. Terakura, and M. G. Lagally, Phys. Rev. Lett. **94**, 086105 (2005).